[7dd56f1] | 1 | /*
|
---|
[df4ed85] | 2 | * Copyright (c) 2005 Jakub Jermar
|
---|
[7dd56f1] | 3 | * All rights reserved.
|
---|
| 4 | *
|
---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
---|
| 6 | * modification, are permitted provided that the following conditions
|
---|
| 7 | * are met:
|
---|
| 8 | *
|
---|
| 9 | * - Redistributions of source code must retain the above copyright
|
---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | * documentation and/or other materials provided with the distribution.
|
---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
---|
| 15 | * derived from this software without specific prior written permission.
|
---|
| 16 | *
|
---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | */
|
---|
| 28 |
|
---|
[add04f7] | 29 | /** @addtogroup ia32
|
---|
[b45c443] | 30 | * @{
|
---|
| 31 | */
|
---|
| 32 | /** @file
|
---|
| 33 | */
|
---|
| 34 |
|
---|
[06e1e95] | 35 | #ifndef KERN_ia32_BARRIER_H_
|
---|
| 36 | #define KERN_ia32_BARRIER_H_
|
---|
[7dd56f1] | 37 |
|
---|
[7a0359b] | 38 | #include <trace.h>
|
---|
| 39 |
|
---|
[7dd56f1] | 40 | /*
|
---|
| 41 | * NOTE:
|
---|
| 42 | * No barriers for critical section (i.e. spinlock) on IA-32 are needed:
|
---|
| 43 | * - spinlock_lock() and spinlock_trylock() use serializing XCHG instruction
|
---|
| 44 | * - writes cannot pass reads on IA-32 => spinlock_unlock() needs no barriers
|
---|
| 45 | */
|
---|
| 46 |
|
---|
| 47 | /*
|
---|
| 48 | * Provisions are made to prevent compiler from reordering instructions itself.
|
---|
| 49 | */
|
---|
| 50 |
|
---|
[add04f7] | 51 | #define CS_ENTER_BARRIER() asm volatile ("" ::: "memory")
|
---|
| 52 | #define CS_LEAVE_BARRIER() asm volatile ("" ::: "memory")
|
---|
[7dd56f1] | 53 |
|
---|
[7a0359b] | 54 | NO_TRACE static inline void cpuid_serialization(void)
|
---|
[0b5ac364] | 55 | {
|
---|
[1ea99cc] | 56 | #ifndef __IN_SHARED_LIBC__
|
---|
[e7b7be3f] | 57 | asm volatile (
|
---|
[0b5ac364] | 58 | "xorl %%eax, %%eax\n"
|
---|
| 59 | "cpuid\n"
|
---|
| 60 | ::: "eax", "ebx", "ecx", "edx", "memory"
|
---|
| 61 | );
|
---|
[1ea99cc] | 62 | #else
|
---|
| 63 | /* Must not clobber PIC register ebx */
|
---|
| 64 | asm volatile (
|
---|
| 65 | "movl %%ebx, %%esi\n"
|
---|
| 66 | "xorl %%eax, %%eax\n"
|
---|
| 67 | "cpuid\n"
|
---|
| 68 | "movl %%esi, %%ebx\n"
|
---|
| 69 | ::: "eax", "ecx", "edx", "esi", "memory"
|
---|
| 70 | );
|
---|
| 71 | #endif
|
---|
[0b5ac364] | 72 | }
|
---|
| 73 |
|
---|
[2d96f4d] | 74 | #if defined(CONFIG_FENCES_P4)
|
---|
[add04f7] | 75 | #define memory_barrier() asm volatile ("mfence\n" ::: "memory")
|
---|
| 76 | #define read_barrier() asm volatile ("lfence\n" ::: "memory")
|
---|
| 77 | #ifdef CONFIG_WEAK_MEMORY
|
---|
| 78 | #define write_barrier() asm volatile ("sfence\n" ::: "memory")
|
---|
| 79 | #else
|
---|
| 80 | #define write_barrier() asm volatile ("" ::: "memory");
|
---|
| 81 | #endif
|
---|
[2d96f4d] | 82 | #elif defined(CONFIG_FENCES_P3)
|
---|
[add04f7] | 83 | #define memory_barrier() cpuid_serialization()
|
---|
| 84 | #define read_barrier() cpuid_serialization()
|
---|
| 85 | #ifdef CONFIG_WEAK_MEMORY
|
---|
| 86 | #define write_barrier() asm volatile ("sfence\n" ::: "memory")
|
---|
| 87 | #else
|
---|
| 88 | #define write_barrier() asm volatile ("" ::: "memory");
|
---|
| 89 | #endif
|
---|
[0b5ac364] | 90 | #else
|
---|
[add04f7] | 91 | #define memory_barrier() cpuid_serialization()
|
---|
| 92 | #define read_barrier() cpuid_serialization()
|
---|
| 93 | #ifdef CONFIG_WEAK_MEMORY
|
---|
| 94 | #define write_barrier() cpuid_serialization()
|
---|
| 95 | #else
|
---|
| 96 | #define write_barrier() asm volatile ("" ::: "memory");
|
---|
| 97 | #endif
|
---|
[7dd56f1] | 98 | #endif
|
---|
[b9b103d3] | 99 |
|
---|
[e25eca80] | 100 | /*
|
---|
| 101 | * On ia32, the hardware takes care about instruction and data cache coherence,
|
---|
| 102 | * even on SMP systems. We issue a write barrier to be sure that writes
|
---|
| 103 | * queueing in the store buffer drain to the memory (even though it would be
|
---|
| 104 | * sufficient for them to drain to the D-cache).
|
---|
| 105 | */
|
---|
[add04f7] | 106 | #define smc_coherence(a) write_barrier()
|
---|
| 107 | #define smc_coherence_block(a, l) write_barrier()
|
---|
[e25eca80] | 108 |
|
---|
[b9b103d3] | 109 | #endif
|
---|
[b45c443] | 110 |
|
---|
[06e1e95] | 111 | /** @}
|
---|
[b45c443] | 112 | */
|
---|