source: mainline/uspace/drv/char/i8042/i8042.c@ 516e780

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 516e780 was c8ea6eca, checked in by Jakub Jermar <jakub@…>, 7 years ago

Improve doxygen documentation

  • Property mode set to 100644
File size: 10.7 KB
RevLine 
[a2bd204f]1/*
2 * Copyright (c) 2001-2004 Jakub Jermar
3 * Copyright (c) 2006 Josef Cejka
[e7588a8]4 * Copyright (c) 2017 Jiri Svoboda
[7cb0cb4]5 * Copyright (c) 2011 Jan Vesely
[a2bd204f]6 * All rights reserved.
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions
10 * are met:
11 *
12 * - Redistributions of source code must retain the above copyright
13 * notice, this list of conditions and the following disclaimer.
14 * - Redistributions in binary form must reproduce the above copyright
15 * notice, this list of conditions and the following disclaimer in the
16 * documentation and/or other materials provided with the distribution.
17 * - The name of the author may not be used to endorse or promote products
18 * derived from this software without specific prior written permission.
19 *
20 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 */
[2df6f6fe]31
[c8ea6eca]32/** @addtogroup i8042
[a2bd204f]33 * @{
34 */
[2df6f6fe]35
[a2bd204f]36/** @file
37 * @brief i8042 PS/2 port driver.
38 */
39
[e7588a8]40#include <adt/circ_buf.h>
[75751db6]41#include <ddf/log.h>
42#include <ddf/interrupt.h>
[9ff60d1]43#include <ddi.h>
[75751db6]44#include <device/hw_res.h>
[a2bd204f]45#include <errno.h>
[ee163b3]46#include <str_error.h>
[a2bd204f]47#include <inttypes.h>
[75751db6]48#include <io/chardev_srv.h>
49
[a2bd204f]50#include "i8042.h"
51
[2df6f6fe]52/* Interesting bits for status register */
53#define i8042_OUTPUT_FULL 0x01
54#define i8042_INPUT_FULL 0x02
55#define i8042_AUX_DATA 0x20
56
57/* Command constants */
58#define i8042_CMD_WRITE_CMDB 0x60 /**< Write command byte */
59#define i8042_CMD_WRITE_AUX 0xd4 /**< Write aux device */
60
61/* Command byte fields */
62#define i8042_KBD_IE 0x01
63#define i8042_AUX_IE 0x02
64#define i8042_KBD_DISABLE 0x10
65#define i8042_AUX_DISABLE 0x20
66#define i8042_KBD_TRANSLATE 0x40 /* Use this to switch to XT scancodes */
67
[984a9ba]68static void i8042_char_conn(ipc_call_t *, void *);
[b7fd2a0]69static errno_t i8042_read(chardev_srv_t *, void *, size_t, size_t *);
70static errno_t i8042_write(chardev_srv_t *, const void *, size_t, size_t *);
[8bb9540]71
[75751db6]72static chardev_ops_t i8042_chardev_ops = {
73 .read = i8042_read,
74 .write = i8042_write
[a8f7029]75};
76
[2507d1fc]77static const irq_pio_range_t i8042_ranges[] = {
78 {
79 .base = 0,
80 .size = sizeof(i8042_regs_t)
81 }
82};
83
[336f03b]84/** i8042 Interrupt pseudo-code. */
[ee163b3]85static const irq_cmd_t i8042_cmds[] = {
[a2bd204f]86 {
87 .cmd = CMD_PIO_READ_8,
[2df6f6fe]88 .addr = NULL, /* will be patched in run-time */
[a2bd204f]89 .dstarg = 1
90 },
91 {
[8486c07]92 .cmd = CMD_AND,
[a2bd204f]93 .value = i8042_OUTPUT_FULL,
94 .srcarg = 1,
95 .dstarg = 3
96 },
97 {
98 .cmd = CMD_PREDICATE,
99 .value = 2,
100 .srcarg = 3
101 },
102 {
103 .cmd = CMD_PIO_READ_8,
[2df6f6fe]104 .addr = NULL, /* will be patched in run-time */
[a2bd204f]105 .dstarg = 2
106 },
107 {
108 .cmd = CMD_ACCEPT
109 }
110};
[8bb9540]111
[336f03b]112/** Wait until it is safe to write to the device. */
[ee163b3]113static void wait_ready(i8042_t *dev)
[a2bd204f]114{
[dd28c1a]115 assert(dev);
[3bacee1]116 while (pio_read_8(&dev->regs->status) & i8042_INPUT_FULL)
117 ;
[a2bd204f]118}
[8bb9540]119
[336f03b]120/** Interrupt handler routine.
[2df6f6fe]121 *
122 * Write new data to the corresponding buffer.
123 *
[336f03b]124 * @param call pointerr to call data.
[8820544]125 * @param dev Device that caued the interrupt.
[2df6f6fe]126 *
[336f03b]127 */
[01c3bb4]128static void i8042_irq_handler(ipc_call_t *call, ddf_dev_t *dev)
[b1f44b4]129{
[75751db6]130 i8042_t *controller = ddf_dev_data_get(dev);
[b7fd2a0]131 errno_t rc;
[a35b458]132
[a8f7029]133 const uint8_t status = IPC_GET_ARG1(*call);
134 const uint8_t data = IPC_GET_ARG2(*call);
[a35b458]135
[e7588a8]136 i8042_port_t *port = (status & i8042_AUX_DATA) ?
137 controller->aux : controller->kbd;
[a35b458]138
[e7588a8]139 fibril_mutex_lock(&port->buf_lock);
[a35b458]140
[0851a3d]141 rc = circ_buf_push(&port->cbuf, &data);
[e7588a8]142 if (rc != EOK)
143 ddf_msg(LVL_ERROR, "Buffer overrun");
144
145 fibril_mutex_unlock(&port->buf_lock);
146 fibril_condvar_broadcast(&port->buf_cv);
[b1f44b4]147}
[8bb9540]148
[336f03b]149/** Initialize i8042 driver structure.
[2df6f6fe]150 *
151 * @param dev Driver structure to initialize.
[7de1988c]152 * @param regs I/O range of registers.
[2df6f6fe]153 * @param irq_kbd IRQ for primary port.
[336f03b]154 * @param irq_mouse IRQ for aux port.
[2df6f6fe]155 * @param ddf_dev DDF device structure of the device.
156 *
[336f03b]157 * @return Error code.
[2df6f6fe]158 *
[336f03b]159 */
[b7fd2a0]160errno_t i8042_init(i8042_t *dev, addr_range_t *regs, int irq_kbd,
[ee163b3]161 int irq_mouse, ddf_dev_t *ddf_dev)
[a2bd204f]162{
[56fd7cf]163 const size_t range_count = sizeof(i8042_ranges) /
164 sizeof(irq_pio_range_t);
165 irq_pio_range_t ranges[range_count];
166 const size_t cmd_count = sizeof(i8042_cmds) / sizeof(irq_cmd_t);
167 irq_cmd_t cmds[cmd_count];
[0851a3d]168 ddf_fun_t *kbd_fun;
169 ddf_fun_t *aux_fun;
[7de1988c]170 i8042_regs_t *ar;
[a35b458]171
[b7fd2a0]172 errno_t rc;
[56fd7cf]173 bool kbd_bound = false;
174 bool aux_bound = false;
[a35b458]175
[7de1988c]176 if (regs->size < sizeof(i8042_regs_t)) {
[56fd7cf]177 rc = EINVAL;
178 goto error;
179 }
[a35b458]180
[7de1988c]181 if (pio_enable_range(regs, (void **) &dev->regs) != 0) {
[56fd7cf]182 rc = EIO;
183 goto error;
184 }
[a35b458]185
[0851a3d]186 kbd_fun = ddf_fun_create(ddf_dev, fun_inner, "ps2a");
187 if (kbd_fun == NULL) {
[56fd7cf]188 rc = ENOMEM;
189 goto error;
[850fd32]190 }
[a35b458]191
[0851a3d]192 dev->kbd = ddf_fun_data_alloc(kbd_fun, sizeof(i8042_port_t));
[75751db6]193 if (dev->kbd == NULL) {
194 rc = ENOMEM;
195 goto error;
196 }
[a35b458]197
[0851a3d]198 dev->kbd->fun = kbd_fun;
[75751db6]199 dev->kbd->ctl = dev;
200 chardev_srvs_init(&dev->kbd->cds);
201 dev->kbd->cds.ops = &i8042_chardev_ops;
202 dev->kbd->cds.sarg = dev->kbd;
[e7588a8]203 fibril_mutex_initialize(&dev->kbd->buf_lock);
204 fibril_condvar_initialize(&dev->kbd->buf_cv);
[a35b458]205
[0851a3d]206 rc = ddf_fun_add_match_id(dev->kbd->fun, "char/xtkbd", 90);
[56fd7cf]207 if (rc != EOK)
208 goto error;
[a35b458]209
[0851a3d]210 aux_fun = ddf_fun_create(ddf_dev, fun_inner, "ps2b");
211 if (aux_fun == NULL) {
[56fd7cf]212 rc = ENOMEM;
213 goto error;
[a2bd204f]214 }
[a35b458]215
[0851a3d]216 dev->aux = ddf_fun_data_alloc(aux_fun, sizeof(i8042_port_t));
[75751db6]217 if (dev->aux == NULL) {
218 rc = ENOMEM;
219 goto error;
220 }
[a35b458]221
[0851a3d]222 dev->aux->fun = aux_fun;
[75751db6]223 dev->aux->ctl = dev;
224 chardev_srvs_init(&dev->aux->cds);
225 dev->aux->cds.ops = &i8042_chardev_ops;
226 dev->aux->cds.sarg = dev->aux;
[e7588a8]227 fibril_mutex_initialize(&dev->aux->buf_lock);
228 fibril_condvar_initialize(&dev->aux->buf_cv);
[a35b458]229
[0851a3d]230 rc = ddf_fun_add_match_id(dev->aux->fun, "char/ps2mouse", 90);
[56fd7cf]231 if (rc != EOK)
232 goto error;
[a35b458]233
[0851a3d]234 ddf_fun_set_conn_handler(dev->kbd->fun, i8042_char_conn);
235 ddf_fun_set_conn_handler(dev->aux->fun, i8042_char_conn);
[a35b458]236
[0851a3d]237 circ_buf_init(&dev->kbd->cbuf, dev->kbd->buf_data, BUFFER_SIZE, 1);
238 circ_buf_init(&dev->aux->cbuf, dev->aux->buf_data, BUFFER_SIZE, 1);
[9f97ffe]239 fibril_mutex_initialize(&dev->write_guard);
[a35b458]240
[0851a3d]241 rc = ddf_fun_bind(dev->kbd->fun);
[56fd7cf]242 if (rc != EOK) {
243 ddf_msg(LVL_ERROR, "Failed to bind keyboard function: %s.",
[0851a3d]244 ddf_fun_get_name(dev->kbd->fun));
[56fd7cf]245 goto error;
246 }
247 kbd_bound = true;
[a35b458]248
[0851a3d]249 rc = ddf_fun_bind(dev->aux->fun);
[56fd7cf]250 if (rc != EOK) {
251 ddf_msg(LVL_ERROR, "Failed to bind aux function: %s.",
[0851a3d]252 ddf_fun_get_name(dev->aux->fun));
[56fd7cf]253 goto error;
254 }
255 aux_bound = true;
[a35b458]256
[a2bd204f]257 /* Disable kbd and aux */
[dd28c1a]258 wait_ready(dev);
[78aa0ab]259 pio_write_8(&dev->regs->status, i8042_CMD_WRITE_CMDB);
[dd28c1a]260 wait_ready(dev);
[78aa0ab]261 pio_write_8(&dev->regs->data, i8042_KBD_DISABLE | i8042_AUX_DISABLE);
[a35b458]262
[a2bd204f]263 /* Flush all current IO */
[78aa0ab]264 while (pio_read_8(&dev->regs->status) & i8042_OUTPUT_FULL)
265 (void) pio_read_8(&dev->regs->data);
[a2bd204f]266
[2507d1fc]267 memcpy(ranges, i8042_ranges, sizeof(i8042_ranges));
[7de1988c]268 ranges[0].base = RNGABS(*regs);
[cccdb8b7]269
[7de1988c]270
271 ar = RNGABSPTR(*regs);
[ee163b3]272 memcpy(cmds, i8042_cmds, sizeof(i8042_cmds));
[7de1988c]273 cmds[0].addr = (void *) &ar->status;
274 cmds[3].addr = (void *) &ar->data;
[ee163b3]275
[2507d1fc]276 irq_code_t irq_code = {
277 .rangecount = range_count,
278 .ranges = ranges,
279 .cmdcount = cmd_count,
280 .cmds = cmds
281 };
[a35b458]282
[eadaeae8]283 cap_irq_handle_t kbd_ihandle;
[071a1ddb]284 rc = register_interrupt_handler(ddf_dev, irq_kbd,
[eadaeae8]285 i8042_irq_handler, &irq_code, &kbd_ihandle);
[071a1ddb]286 if (rc != EOK) {
[56fd7cf]287 ddf_msg(LVL_ERROR, "Failed set handler for kbd: %s.",
288 ddf_dev_get_name(ddf_dev));
289 goto error;
290 }
[a35b458]291
[eadaeae8]292 cap_irq_handle_t mouse_ihandle;
[071a1ddb]293 rc = register_interrupt_handler(ddf_dev, irq_mouse,
[eadaeae8]294 i8042_irq_handler, &irq_code, &mouse_ihandle);
[071a1ddb]295 if (rc != EOK) {
[56fd7cf]296 ddf_msg(LVL_ERROR, "Failed set handler for mouse: %s.",
297 ddf_dev_get_name(ddf_dev));
298 goto error;
299 }
[a35b458]300
[b1f44b4]301 /* Enable interrupts */
[56fd7cf]302 async_sess_t *parent_sess = ddf_dev_parent_sess_get(ddf_dev);
303 assert(parent_sess != NULL);
[a35b458]304
[cccd60c3]305 rc = hw_res_enable_interrupt(parent_sess, irq_kbd);
306 if (rc != EOK) {
307 log_msg(LOG_DEFAULT, LVL_ERROR, "Failed to enable keyboard interrupt: %s.",
308 ddf_dev_get_name(ddf_dev));
309 rc = EIO;
310 goto error;
311 }
312
313 rc = hw_res_enable_interrupt(parent_sess, irq_mouse);
314 if (rc != EOK) {
315 log_msg(LOG_DEFAULT, LVL_ERROR, "Failed to enable mouse interrupt: %s.",
[56fd7cf]316 ddf_dev_get_name(ddf_dev));
317 rc = EIO;
318 goto error;
319 }
[a35b458]320
[7cb0cb4]321 /* Enable port interrupts. */
[dd28c1a]322 wait_ready(dev);
[78aa0ab]323 pio_write_8(&dev->regs->status, i8042_CMD_WRITE_CMDB);
[dd28c1a]324 wait_ready(dev);
[78aa0ab]325 pio_write_8(&dev->regs->data, i8042_KBD_IE | i8042_KBD_TRANSLATE |
[a2bd204f]326 i8042_AUX_IE);
[a35b458]327
[b1f44b4]328 return EOK;
[56fd7cf]329error:
330 if (kbd_bound)
[0851a3d]331 ddf_fun_unbind(dev->kbd->fun);
[56fd7cf]332 if (aux_bound)
[0851a3d]333 ddf_fun_unbind(dev->aux->fun);
334 if (dev->kbd->fun != NULL)
335 ddf_fun_destroy(dev->kbd->fun);
336 if (dev->aux->fun != NULL)
337 ddf_fun_destroy(dev->aux->fun);
[56fd7cf]338
339 return rc;
[a2bd204f]340}
[8bb9540]341
[a455321]342/** Write data to i8042 port.
[2df6f6fe]343 *
[75751db6]344 * @param srv Connection-specific data
345 * @param buffer Data source
346 * @param size Data size
[677cad5]347 * @param nwr Place to store number of bytes successfully written
[2df6f6fe]348 *
[677cad5]349 * @return EOK on success or non-zero error code
[2df6f6fe]350 *
[336f03b]351 */
[b7fd2a0]352static errno_t i8042_write(chardev_srv_t *srv, const void *data, size_t size,
[677cad5]353 size_t *nwr)
[a8f7029]354{
[75751db6]355 i8042_port_t *port = (i8042_port_t *)srv->srvs->sarg;
356 i8042_t *i8042 = port->ctl;
357 const char *dp = (const char *)data;
[a35b458]358
[75751db6]359 fibril_mutex_lock(&i8042->write_guard);
[a35b458]360
[a8f7029]361 for (size_t i = 0; i < size; ++i) {
[75751db6]362 if (port == i8042->aux) {
363 wait_ready(i8042);
364 pio_write_8(&i8042->regs->status,
[2df6f6fe]365 i8042_CMD_WRITE_AUX);
[876f6463]366 }
[a35b458]367
[75751db6]368 wait_ready(i8042);
369 pio_write_8(&i8042->regs->data, dp[i]);
[a8f7029]370 }
[a35b458]371
[75751db6]372 fibril_mutex_unlock(&i8042->write_guard);
[677cad5]373 *nwr = size;
374 return EOK;
[a8f7029]375}
[8bb9540]376
[a455321]377/** Read data from i8042 port.
[2df6f6fe]378 *
[75751db6]379 * @param srv Connection-specific data
380 * @param buffer Data place
381 * @param size Data place size
[677cad5]382 * @param nread Place to store number of bytes successfully read
[2df6f6fe]383 *
[677cad5]384 * @return EOK on success or non-zero error code
[2df6f6fe]385 *
[336f03b]386 */
[b7fd2a0]387static errno_t i8042_read(chardev_srv_t *srv, void *dest, size_t size,
[677cad5]388 size_t *nread)
[a8f7029]389{
[75751db6]390 i8042_port_t *port = (i8042_port_t *)srv->srvs->sarg;
[e7588a8]391 size_t p;
[75751db6]392 uint8_t *destp = (uint8_t *)dest;
[b7fd2a0]393 errno_t rc;
[a35b458]394
[e7588a8]395 fibril_mutex_lock(&port->buf_lock);
[a35b458]396
[0851a3d]397 while (circ_buf_nused(&port->cbuf) == 0)
[e7588a8]398 fibril_condvar_wait(&port->buf_cv, &port->buf_lock);
399
400 p = 0;
401 while (p < size) {
[0851a3d]402 rc = circ_buf_pop(&port->cbuf, &destp[p]);
[c657bd7]403 if (rc != EOK)
404 break;
[e7588a8]405 ++p;
[c657bd7]406 }
[e7588a8]407
408 fibril_mutex_unlock(&port->buf_lock);
409
410 *nread = p;
[677cad5]411 return EOK;
[a8f7029]412}
[a455321]413
[bd87ae0]414/** Handle data requests.
[2df6f6fe]415 *
[bd87ae0]416 * @param call IPC request.
[75751db6]417 * @param arg ddf_fun_t function.
[984a9ba]418 *
[bd87ae0]419 */
[984a9ba]420void i8042_char_conn(ipc_call_t *icall, void *arg)
[a455321]421{
[75751db6]422 i8042_port_t *port = ddf_fun_data_get((ddf_fun_t *)arg);
423
[984a9ba]424 chardev_conn(icall, &port->cds);
[a455321]425}
[2df6f6fe]426
[a2bd204f]427/**
428 * @}
429 */
Note: See TracBrowser for help on using the repository browser.