source: mainline/uspace/drv/bus/usb/uhci/hc.h@ 8d40181

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 8d40181 was 3f03199, checked in by Jan Vesely <jano.vesely@…>, 12 years ago

Merge mainline changes.

Major conflicts in USB HC drivers.
Compiles and UHCI works (qemu).
OHCI has device remove problems.

  • Property mode set to 100644
File size: 4.7 KB
Line 
1/*
2 * Copyright (c) 2011 Jan Vesely
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup drvusbuhcihc
30 * @{
31 */
32/** @file
33 * @brief UHCI host controller driver structure
34 */
35#ifndef DRV_UHCI_HC_H
36#define DRV_UHCI_HC_H
37
38#include <ddf/interrupt.h>
39#include <device/hw_res_parsed.h>
40#include <fibril.h>
41#include <macros.h>
42#include <usb/host/hcd.h>
43#include "uhci_rh.h"
44
45#include "transfer_list.h"
46
47/** UHCI I/O registers layout */
48typedef struct uhci_regs {
49 /** Command register, controls HC behaviour */
50 ioport16_t usbcmd;
51#define UHCI_CMD_MAX_PACKET (1 << 7)
52#define UHCI_CMD_CONFIGURE (1 << 6)
53#define UHCI_CMD_DEBUG (1 << 5)
54#define UHCI_CMD_FORCE_GLOBAL_RESUME (1 << 4)
55#define UHCI_CMD_FORCE_GLOBAL_SUSPEND (1 << 3)
56#define UHCI_CMD_GLOBAL_RESET (1 << 2)
57#define UHCI_CMD_HCRESET (1 << 1)
58#define UHCI_CMD_RUN_STOP (1 << 0)
59
60 /** Status register, 1 means interrupt is asserted (if enabled) */
61 ioport16_t usbsts;
62#define UHCI_STATUS_HALTED (1 << 5)
63#define UHCI_STATUS_PROCESS_ERROR (1 << 4)
64#define UHCI_STATUS_SYSTEM_ERROR (1 << 3)
65#define UHCI_STATUS_RESUME (1 << 2)
66#define UHCI_STATUS_ERROR_INTERRUPT (1 << 1)
67#define UHCI_STATUS_INTERRUPT (1 << 0)
68#define UHCI_STATUS_NM_INTERRUPTS \
69 (UHCI_STATUS_PROCESS_ERROR | UHCI_STATUS_SYSTEM_ERROR)
70
71 /** Interrupt enabled registers */
72 ioport16_t usbintr;
73#define UHCI_INTR_SHORT_PACKET (1 << 3)
74#define UHCI_INTR_COMPLETE (1 << 2)
75#define UHCI_INTR_RESUME (1 << 1)
76#define UHCI_INTR_CRC (1 << 0)
77
78 /** Register stores frame number used in SOF packet */
79 ioport16_t frnum;
80
81 /** Pointer(physical) to the Frame List */
82 ioport32_t flbaseadd;
83
84 /** SOF modification to match external timers */
85 ioport8_t sofmod;
86
87 PADD8[3];
88 ioport16_t ports[];
89} uhci_regs_t;
90
91#define UHCI_FRAME_LIST_COUNT 1024
92#define UHCI_INT_EMULATOR_TIMEOUT 10000
93#define UHCI_DEBUGER_TIMEOUT 5000000
94#define UHCI_ALLOWED_HW_FAIL 5
95#define UHCI_NEEDED_IRQ_COMMANDS 5
96
97/** Main UHCI driver structure */
98typedef struct hc {
99 uhci_rh_t rh;
100 /** Addresses of I/O registers */
101 uhci_regs_t *registers;
102
103 /** Frame List contains 1024 link pointers */
104 link_pointer_t *frame_list;
105
106 /** List and queue of interrupt transfers */
107 transfer_list_t transfers_interrupt;
108 /** List and queue of low speed control transfers */
109 transfer_list_t transfers_control_slow;
110 /** List and queue of full speed bulk transfers */
111 transfer_list_t transfers_bulk_full;
112 /** List and queue of full speed control transfers */
113 transfer_list_t transfers_control_full;
114
115 /** Pointer table to the above lists, helps during scheduling */
116 transfer_list_t *transfers[2][4];
117 /** Fibril periodically checking status register*/
118 fid_t interrupt_emulator;
119 /** Indicator of hw interrupts availability */
120 bool hw_interrupts;
121
122 /** Number of hw failures detected. */
123 unsigned hw_failures;
124} hc_t;
125
126size_t hc_irq_pio_range_count(void);
127size_t hc_irq_cmd_count(void);
128int hc_register_irq_handler(ddf_dev_t *, addr_range_t *, int,
129 interrupt_handler_t);
130int hc_get_irq_code(irq_pio_range_t [], size_t, irq_cmd_t [], size_t,
131 addr_range_t *);
132void hc_interrupt(hc_t *instance, uint16_t status);
133int hc_init(hc_t *instance, addr_range_t *regs, bool interupts);
134int hc_schedule(hcd_t *hcd, usb_transfer_batch_t *batch);
135
136/** Safely dispose host controller internal structures
137 *
138 * @param[in] instance Host controller structure to use.
139 */
140static inline void hc_fini(hc_t *instance) {} /* TODO: implement*/
141#endif
142
143/**
144 * @}
145 */
Note: See TracBrowser for help on using the repository browser.