source: mainline/kernel/arch/ppc32/include/mm/page.h@ 202f57b

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 202f57b was 7a0359b, checked in by Martin Decky <martin@…>, 15 years ago

improve kernel function tracing

  • add support for more generic kernel sources
  • replace attribute((no_instrument_function)) with NO_TRACE macro (shorter and for future compatibility with different compilers)
  • to be on the safe side, do not instrument most of the inline and static functions (plus some specific non-static functions)

collateral code cleanup (no change in functionality)

  • Property mode set to 100644
File size: 5.6 KB
RevLine 
[0ca6faa]1/*
[df4ed85]2 * Copyright (c) 2005 Martin Decky
[747a2476]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
[0ca6faa]28
[b8230b9]29/** @addtogroup ppc32mm
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[c03ee1c]35#ifndef KERN_ppc32_PAGE_H_
36#define KERN_ppc32_PAGE_H_
[04b1b8a]37
[d1f8a87]38#include <arch/mm/frame.h>
[7a0359b]39#include <trace.h>
[d1f8a87]40
[b8230b9]41#define PAGE_WIDTH FRAME_WIDTH
42#define PAGE_SIZE FRAME_SIZE
[04b1b8a]43
[d1f8a87]44#ifdef KERNEL
45
[45d6add]46#ifndef __ASM__
[b8230b9]47 #define KA2PA(x) (((uintptr_t) (x)) - 0x80000000)
48 #define PA2KA(x) (((uintptr_t) (x)) + 0x80000000)
[45d6add]49#else
[b8230b9]50 #define KA2PA(x) ((x) - 0x80000000)
51 #define PA2KA(x) ((x) + 0x80000000)
[45d6add]52#endif
[04b1b8a]53
[613bc54]54/*
55 * Implementation of generic 4-level page table interface,
56 * the hardware Page Hash Table is used as cache.
57 *
58 * Page table layout:
59 * - 32-bit virtual addressess
60 * - Offset is 12 bits => pages are 4K long
61 * - PTL0 has 1024 entries (10 bits)
62 * - PTL1 is not used
63 * - PTL2 is not used
64 * - PLT3 has 1024 entries (10 bits)
65 */
[d7d6385]66
[c03ee1c]67/* Number of entries in each level. */
[b8230b9]68#define PTL0_ENTRIES_ARCH 1024
69#define PTL1_ENTRIES_ARCH 0
70#define PTL2_ENTRIES_ARCH 0
71#define PTL3_ENTRIES_ARCH 1024
[613bc54]72
[c03ee1c]73/* Page table sizes for each level. */
[b8230b9]74#define PTL0_SIZE_ARCH ONE_FRAME
75#define PTL1_SIZE_ARCH 0
76#define PTL2_SIZE_ARCH 0
77#define PTL3_SIZE_ARCH ONE_FRAME
[6b781c0]78
[c03ee1c]79/* Macros calculating indices into page tables on each level. */
[b8230b9]80#define PTL0_INDEX_ARCH(vaddr) (((vaddr) >> 22) & 0x3ff)
81#define PTL1_INDEX_ARCH(vaddr) 0
82#define PTL2_INDEX_ARCH(vaddr) 0
83#define PTL3_INDEX_ARCH(vaddr) (((vaddr) >> 12) & 0x3ff)
[04b1b8a]84
[c03ee1c]85/* Get PTE address accessors for each level. */
86#define GET_PTL1_ADDRESS_ARCH(ptl0, i) \
87 (((pte_t *) (ptl0))[(i)].pfn << 12)
[b8230b9]88
[c03ee1c]89#define GET_PTL2_ADDRESS_ARCH(ptl1, i) \
90 (ptl1)
[b8230b9]91
[c03ee1c]92#define GET_PTL3_ADDRESS_ARCH(ptl2, i) \
93 (ptl2)
[b8230b9]94
95#define GET_FRAME_ADDRESS_ARCH(ptl3, i) \
[c03ee1c]96 (((pte_t *) (ptl3))[(i)].pfn << 12)
97
98/* Set PTE address accessors for each level. */
[7dd1787]99#define SET_PTL0_ADDRESS_ARCH(ptl0)
[b8230b9]100
[c03ee1c]101#define SET_PTL1_ADDRESS_ARCH(ptl0, i, a) \
102 (((pte_t *) (ptl0))[(i)].pfn = (a) >> 12)
[b8230b9]103
[04b1b8a]104#define SET_PTL2_ADDRESS_ARCH(ptl1, i, a)
105#define SET_PTL3_ADDRESS_ARCH(ptl2, i, a)
[b8230b9]106
[c03ee1c]107#define SET_FRAME_ADDRESS_ARCH(ptl3, i, a) \
108 (((pte_t *) (ptl3))[(i)].pfn = (a) >> 12)
109
110/* Get PTE flags accessors for each level. */
111#define GET_PTL1_FLAGS_ARCH(ptl0, i) \
[98000fb]112 get_pt_flags((pte_t *) (ptl0), (size_t) (i))
[b8230b9]113
[c03ee1c]114#define GET_PTL2_FLAGS_ARCH(ptl1, i) \
115 PAGE_PRESENT
[b8230b9]116
[c03ee1c]117#define GET_PTL3_FLAGS_ARCH(ptl2, i) \
118 PAGE_PRESENT
[b8230b9]119
[c03ee1c]120#define GET_FRAME_FLAGS_ARCH(ptl3, i) \
[98000fb]121 get_pt_flags((pte_t *) (ptl3), (size_t) (i))
[c03ee1c]122
123/* Set PTE flags accessors for each level. */
[b8230b9]124#define SET_PTL1_FLAGS_ARCH(ptl0, i, x) \
[98000fb]125 set_pt_flags((pte_t *) (ptl0), (size_t) (i), (x))
[b8230b9]126
[04b1b8a]127#define SET_PTL2_FLAGS_ARCH(ptl1, i, x)
128#define SET_PTL3_FLAGS_ARCH(ptl2, i, x)
[b8230b9]129
[c03ee1c]130#define SET_FRAME_FLAGS_ARCH(ptl3, i, x) \
[98000fb]131 set_pt_flags((pte_t *) (ptl3), (size_t) (i), (x))
[0ca6faa]132
[c03ee1c]133/* Macros for querying the last-level PTEs. */
[b8230b9]134#define PTE_VALID_ARCH(pte) (*((uint32_t *) (pte)) != 0)
135#define PTE_PRESENT_ARCH(pte) ((pte)->present != 0)
136#define PTE_GET_FRAME_ARCH(pte) ((pte)->pfn << 12)
137#define PTE_WRITABLE_ARCH(pte) 1
138#define PTE_EXECUTABLE_ARCH(pte) 1
[d7d6385]139
[45d6add]140#ifndef __ASM__
141
[b3f8fb7]142#include <mm/mm.h>
143#include <arch/interrupt.h>
[45d6add]144
[f3277d49]145/** Page Table Entry. */
146typedef struct {
[b8230b9]147 unsigned int present : 1; /**< Present bit. */
148 unsigned int page_write_through : 1; /**< Write thought caching. */
149 unsigned int page_cache_disable : 1; /**< No caching. */
150 unsigned int accessed : 1; /**< Accessed bit. */
151 unsigned int global : 1; /**< Global bit. */
152 unsigned int valid : 1; /**< Valid content even if not present. */
153 unsigned int pfn : 20; /**< Physical frame number. */
[f3277d49]154} pte_t;
155
[7a0359b]156NO_TRACE static inline unsigned int get_pt_flags(pte_t *pt, size_t i)
[613bc54]157{
[b8230b9]158 pte_t *entry = &pt[i];
[613bc54]159
[b8230b9]160 return (((!entry->page_cache_disable) << PAGE_CACHEABLE_SHIFT) |
161 ((!entry->present) << PAGE_PRESENT_SHIFT) |
[c03ee1c]162 (1 << PAGE_USER_SHIFT) |
163 (1 << PAGE_READ_SHIFT) |
164 (1 << PAGE_WRITE_SHIFT) |
165 (1 << PAGE_EXEC_SHIFT) |
[b8230b9]166 (entry->global << PAGE_GLOBAL_SHIFT));
[613bc54]167}
168
[7a0359b]169NO_TRACE static inline void set_pt_flags(pte_t *pt, size_t i, int flags)
[613bc54]170{
[b8230b9]171 pte_t *entry = &pt[i];
[613bc54]172
[b8230b9]173 entry->page_cache_disable = !(flags & PAGE_CACHEABLE);
174 entry->present = !(flags & PAGE_NOT_PRESENT);
175 entry->global = (flags & PAGE_GLOBAL) != 0;
176 entry->valid = 1;
[613bc54]177}
178
[04b1b8a]179extern void page_arch_init(void);
[0ca6faa]180
[45d6add]181#endif /* __ASM__ */
182
[d1f8a87]183#endif /* KERNEL */
184
[04b1b8a]185#endif
[b45c443]186
[fbb8b2b]187/** @}
[b45c443]188 */
Note: See TracBrowser for help on using the repository browser.