source: mainline/kernel/arch/ppc32/include/mm/page.h@ e2ea4ab1

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since e2ea4ab1 was b8230b9, checked in by Martin Decky <martin@…>, 15 years ago

coding style changes, no change in functionality

  • Property mode set to 100644
File size: 5.6 KB
Line 
1/*
2 * Copyright (c) 2005 Martin Decky
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup ppc32mm
30 * @{
31 */
32/** @file
33 */
34
35#ifndef KERN_ppc32_PAGE_H_
36#define KERN_ppc32_PAGE_H_
37
38#include <arch/mm/frame.h>
39
40#define PAGE_WIDTH FRAME_WIDTH
41#define PAGE_SIZE FRAME_SIZE
42
43#ifdef KERNEL
44
45#ifndef __ASM__
46 #define KA2PA(x) (((uintptr_t) (x)) - 0x80000000)
47 #define PA2KA(x) (((uintptr_t) (x)) + 0x80000000)
48#else
49 #define KA2PA(x) ((x) - 0x80000000)
50 #define PA2KA(x) ((x) + 0x80000000)
51#endif
52
53/*
54 * Implementation of generic 4-level page table interface,
55 * the hardware Page Hash Table is used as cache.
56 *
57 * Page table layout:
58 * - 32-bit virtual addressess
59 * - Offset is 12 bits => pages are 4K long
60 * - PTL0 has 1024 entries (10 bits)
61 * - PTL1 is not used
62 * - PTL2 is not used
63 * - PLT3 has 1024 entries (10 bits)
64 */
65
66/* Number of entries in each level. */
67#define PTL0_ENTRIES_ARCH 1024
68#define PTL1_ENTRIES_ARCH 0
69#define PTL2_ENTRIES_ARCH 0
70#define PTL3_ENTRIES_ARCH 1024
71
72/* Page table sizes for each level. */
73#define PTL0_SIZE_ARCH ONE_FRAME
74#define PTL1_SIZE_ARCH 0
75#define PTL2_SIZE_ARCH 0
76#define PTL3_SIZE_ARCH ONE_FRAME
77
78/* Macros calculating indices into page tables on each level. */
79#define PTL0_INDEX_ARCH(vaddr) (((vaddr) >> 22) & 0x3ff)
80#define PTL1_INDEX_ARCH(vaddr) 0
81#define PTL2_INDEX_ARCH(vaddr) 0
82#define PTL3_INDEX_ARCH(vaddr) (((vaddr) >> 12) & 0x3ff)
83
84/* Get PTE address accessors for each level. */
85#define GET_PTL1_ADDRESS_ARCH(ptl0, i) \
86 (((pte_t *) (ptl0))[(i)].pfn << 12)
87
88#define GET_PTL2_ADDRESS_ARCH(ptl1, i) \
89 (ptl1)
90
91#define GET_PTL3_ADDRESS_ARCH(ptl2, i) \
92 (ptl2)
93
94#define GET_FRAME_ADDRESS_ARCH(ptl3, i) \
95 (((pte_t *) (ptl3))[(i)].pfn << 12)
96
97/* Set PTE address accessors for each level. */
98#define SET_PTL0_ADDRESS_ARCH(ptl0)
99
100#define SET_PTL1_ADDRESS_ARCH(ptl0, i, a) \
101 (((pte_t *) (ptl0))[(i)].pfn = (a) >> 12)
102
103#define SET_PTL2_ADDRESS_ARCH(ptl1, i, a)
104#define SET_PTL3_ADDRESS_ARCH(ptl2, i, a)
105
106#define SET_FRAME_ADDRESS_ARCH(ptl3, i, a) \
107 (((pte_t *) (ptl3))[(i)].pfn = (a) >> 12)
108
109/* Get PTE flags accessors for each level. */
110#define GET_PTL1_FLAGS_ARCH(ptl0, i) \
111 get_pt_flags((pte_t *) (ptl0), (size_t) (i))
112
113#define GET_PTL2_FLAGS_ARCH(ptl1, i) \
114 PAGE_PRESENT
115
116#define GET_PTL3_FLAGS_ARCH(ptl2, i) \
117 PAGE_PRESENT
118
119#define GET_FRAME_FLAGS_ARCH(ptl3, i) \
120 get_pt_flags((pte_t *) (ptl3), (size_t) (i))
121
122/* Set PTE flags accessors for each level. */
123#define SET_PTL1_FLAGS_ARCH(ptl0, i, x) \
124 set_pt_flags((pte_t *) (ptl0), (size_t) (i), (x))
125
126#define SET_PTL2_FLAGS_ARCH(ptl1, i, x)
127#define SET_PTL3_FLAGS_ARCH(ptl2, i, x)
128
129#define SET_FRAME_FLAGS_ARCH(ptl3, i, x) \
130 set_pt_flags((pte_t *) (ptl3), (size_t) (i), (x))
131
132/* Macros for querying the last-level PTEs. */
133#define PTE_VALID_ARCH(pte) (*((uint32_t *) (pte)) != 0)
134#define PTE_PRESENT_ARCH(pte) ((pte)->present != 0)
135#define PTE_GET_FRAME_ARCH(pte) ((pte)->pfn << 12)
136#define PTE_WRITABLE_ARCH(pte) 1
137#define PTE_EXECUTABLE_ARCH(pte) 1
138
139#ifndef __ASM__
140
141#include <mm/mm.h>
142#include <arch/interrupt.h>
143
144/** Page Table Entry. */
145typedef struct {
146 unsigned int present : 1; /**< Present bit. */
147 unsigned int page_write_through : 1; /**< Write thought caching. */
148 unsigned int page_cache_disable : 1; /**< No caching. */
149 unsigned int accessed : 1; /**< Accessed bit. */
150 unsigned int global : 1; /**< Global bit. */
151 unsigned int valid : 1; /**< Valid content even if not present. */
152 unsigned int pfn : 20; /**< Physical frame number. */
153} pte_t;
154
155static inline unsigned int get_pt_flags(pte_t *pt, size_t i)
156{
157 pte_t *entry = &pt[i];
158
159 return (((!entry->page_cache_disable) << PAGE_CACHEABLE_SHIFT) |
160 ((!entry->present) << PAGE_PRESENT_SHIFT) |
161 (1 << PAGE_USER_SHIFT) |
162 (1 << PAGE_READ_SHIFT) |
163 (1 << PAGE_WRITE_SHIFT) |
164 (1 << PAGE_EXEC_SHIFT) |
165 (entry->global << PAGE_GLOBAL_SHIFT));
166}
167
168static inline void set_pt_flags(pte_t *pt, size_t i, int flags)
169{
170 pte_t *entry = &pt[i];
171
172 entry->page_cache_disable = !(flags & PAGE_CACHEABLE);
173 entry->present = !(flags & PAGE_NOT_PRESENT);
174 entry->global = (flags & PAGE_GLOBAL) != 0;
175 entry->valid = 1;
176}
177
178extern void page_arch_init(void);
179
180#endif /* __ASM__ */
181
182#endif /* KERNEL */
183
184#endif
185
186/** @}
187 */
Note: See TracBrowser for help on using the repository browser.