[f761f1eb] | 1 | /*
|
---|
[df4ed85] | 2 | * Copyright (c) 2001-2004 Jakub Jermar
|
---|
[f761f1eb] | 3 | * All rights reserved.
|
---|
| 4 | *
|
---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
---|
| 6 | * modification, are permitted provided that the following conditions
|
---|
| 7 | * are met:
|
---|
| 8 | *
|
---|
| 9 | * - Redistributions of source code must retain the above copyright
|
---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | * documentation and/or other materials provided with the distribution.
|
---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
---|
| 15 | * derived from this software without specific prior written permission.
|
---|
| 16 | *
|
---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | */
|
---|
| 28 |
|
---|
[84afc7b] | 29 | /** @addtogroup ia32
|
---|
[b45c443] | 30 | * @{
|
---|
| 31 | */
|
---|
| 32 | /** @file
|
---|
| 33 | */
|
---|
| 34 |
|
---|
[d99c1d2] | 35 | #include <typedefs.h>
|
---|
[397c77f] | 36 | #include <arch/smp/apic.h>
|
---|
| 37 | #include <arch/smp/ap.h>
|
---|
[ed0dd65] | 38 | #include <arch/smp/mps.h>
|
---|
[66def8d] | 39 | #include <arch/boot/boot.h>
|
---|
[f761f1eb] | 40 | #include <mm/page.h>
|
---|
| 41 | #include <time/delay.h>
|
---|
[fcfac420] | 42 | #include <interrupt.h>
|
---|
[f761f1eb] | 43 | #include <arch/interrupt.h>
|
---|
| 44 | #include <print.h>
|
---|
| 45 | #include <arch/asm.h>
|
---|
| 46 | #include <arch.h>
|
---|
[3e35fd7] | 47 | #include <ddi/irq.h>
|
---|
| 48 | #include <ddi/device.h>
|
---|
[f761f1eb] | 49 |
|
---|
[5f85c91] | 50 | #ifdef CONFIG_SMP
|
---|
[8262010] | 51 |
|
---|
[f761f1eb] | 52 | /*
|
---|
[a83a802] | 53 | * Advanced Programmable Interrupt Controller for SMP systems.
|
---|
[f761f1eb] | 54 | * Tested on:
|
---|
[da1bafb] | 55 | * Bochs 2.0.2 - Bochs 2.2.6 with 2-8 CPUs
|
---|
| 56 | * Simics 2.0.28 - Simics 2.2.19 2-15 CPUs
|
---|
| 57 | * VMware Workstation 5.5 with 2 CPUs
|
---|
| 58 | * QEMU 0.8.0 with 2-15 CPUs
|
---|
| 59 | * ASUS P/I-P65UP5 + ASUS C-P55T2D REV. 1.41 with 2x 200Mhz Pentium CPUs
|
---|
| 60 | * ASUS PCH-DL with 2x 3000Mhz Pentium 4 Xeon (HT) CPUs
|
---|
| 61 | * MSI K7D Master-L with 2x 2100MHz Athlon MP CPUs
|
---|
| 62 | *
|
---|
[f761f1eb] | 63 | */
|
---|
| 64 |
|
---|
| 65 | /*
|
---|
| 66 | * These variables either stay configured as initilalized, or are changed by
|
---|
| 67 | * the MP configuration code.
|
---|
| 68 | *
|
---|
| 69 | * Pay special attention to the volatile keyword. Without it, gcc -O2 would
|
---|
| 70 | * optimize the code too much and accesses to l_apic and io_apic, that must
|
---|
| 71 | * always be 32-bit, would use byte oriented instructions.
|
---|
[da1bafb] | 72 | *
|
---|
[f761f1eb] | 73 | */
|
---|
[dc0b964] | 74 | volatile uint32_t *l_apic = (uint32_t *) UINT32_C(0xfee00000);
|
---|
| 75 | volatile uint32_t *io_apic = (uint32_t *) UINT32_C(0xfec00000);
|
---|
[f761f1eb] | 76 |
|
---|
[7f1c620] | 77 | uint32_t apic_id_mask = 0;
|
---|
[99718a2e] | 78 | uint8_t bsp_l_apic = 0;
|
---|
| 79 |
|
---|
[3e35fd7] | 80 | static irq_t l_apic_timer_irq;
|
---|
[f761f1eb] | 81 |
|
---|
[f701b236] | 82 | static int apic_poll_errors(void);
|
---|
| 83 |
|
---|
[9149135] | 84 | #ifdef LAPIC_VERBOSE
|
---|
[da1bafb] | 85 | static const char *delmod_str[] = {
|
---|
[f701b236] | 86 | "Fixed",
|
---|
| 87 | "Lowest Priority",
|
---|
| 88 | "SMI",
|
---|
| 89 | "Reserved",
|
---|
| 90 | "NMI",
|
---|
| 91 | "INIT",
|
---|
| 92 | "STARTUP",
|
---|
| 93 | "ExtInt"
|
---|
| 94 | };
|
---|
| 95 |
|
---|
[da1bafb] | 96 | static const char *destmod_str[] = {
|
---|
[f701b236] | 97 | "Physical",
|
---|
| 98 | "Logical"
|
---|
| 99 | };
|
---|
| 100 |
|
---|
[da1bafb] | 101 | static const char *trigmod_str[] = {
|
---|
[f701b236] | 102 | "Edge",
|
---|
| 103 | "Level"
|
---|
| 104 | };
|
---|
| 105 |
|
---|
[da1bafb] | 106 | static const char *mask_str[] = {
|
---|
[f701b236] | 107 | "Unmasked",
|
---|
| 108 | "Masked"
|
---|
| 109 | };
|
---|
| 110 |
|
---|
[da1bafb] | 111 | static const char *delivs_str[] = {
|
---|
[f701b236] | 112 | "Idle",
|
---|
| 113 | "Send Pending"
|
---|
| 114 | };
|
---|
| 115 |
|
---|
[da1bafb] | 116 | static const char *tm_mode_str[] = {
|
---|
[f701b236] | 117 | "One-shot",
|
---|
| 118 | "Periodic"
|
---|
| 119 | };
|
---|
| 120 |
|
---|
[da1bafb] | 121 | static const char *intpol_str[] = {
|
---|
[f701b236] | 122 | "Polarity High",
|
---|
| 123 | "Polarity Low"
|
---|
| 124 | };
|
---|
[9149135] | 125 | #endif /* LAPIC_VERBOSE */
|
---|
[f761f1eb] | 126 |
|
---|
[3e35fd7] | 127 | /** APIC spurious interrupt handler.
|
---|
| 128 | *
|
---|
[da1bafb] | 129 | * @param n Interrupt vector.
|
---|
[3e35fd7] | 130 | * @param istate Interrupted state.
|
---|
[da1bafb] | 131 | *
|
---|
[3e35fd7] | 132 | */
|
---|
[214ec25c] | 133 | static void apic_spurious(unsigned int n __attribute__((unused)),
|
---|
[da1bafb] | 134 | istate_t *istate __attribute__((unused)))
|
---|
[3e35fd7] | 135 | {
|
---|
| 136 | #ifdef CONFIG_DEBUG
|
---|
[7f043c0] | 137 | printf("cpu%u: APIC spurious interrupt\n", CPU->id);
|
---|
[3e35fd7] | 138 | #endif
|
---|
| 139 | }
|
---|
[fcfac420] | 140 |
|
---|
[c9b550b] | 141 | static irq_ownership_t l_apic_timer_claim(irq_t *irq)
|
---|
[3e35fd7] | 142 | {
|
---|
| 143 | return IRQ_ACCEPT;
|
---|
| 144 | }
|
---|
| 145 |
|
---|
[6cd9aa6] | 146 | static void l_apic_timer_irq_handler(irq_t *irq)
|
---|
[3e35fd7] | 147 | {
|
---|
[7e58979] | 148 | /*
|
---|
| 149 | * Holding a spinlock could prevent clock() from preempting
|
---|
| 150 | * the current thread. In this case, we don't need to hold the
|
---|
| 151 | * irq->lock so we just unlock it and then lock it again.
|
---|
| 152 | */
|
---|
[da1bafb] | 153 | irq_spinlock_unlock(&irq->lock, false);
|
---|
[3e35fd7] | 154 | clock();
|
---|
[da1bafb] | 155 | irq_spinlock_lock(&irq->lock, false);
|
---|
[3e35fd7] | 156 | }
|
---|
[fcfac420] | 157 |
|
---|
[99718a2e] | 158 | /** Get Local APIC ID.
|
---|
| 159 | *
|
---|
| 160 | * @return Local APIC ID.
|
---|
| 161 | *
|
---|
| 162 | */
|
---|
| 163 | static uint8_t l_apic_id(void)
|
---|
| 164 | {
|
---|
| 165 | l_apic_id_t idreg;
|
---|
| 166 |
|
---|
| 167 | idreg.value = l_apic[L_APIC_ID];
|
---|
| 168 | return idreg.apic_id;
|
---|
| 169 | }
|
---|
| 170 |
|
---|
[8418c7d] | 171 | /** Initialize APIC on BSP. */
|
---|
[f761f1eb] | 172 | void apic_init(void)
|
---|
| 173 | {
|
---|
[b3b7e14a] | 174 | exc_register(VECTOR_APIC_SPUR, "apic_spurious", false,
|
---|
| 175 | (iroutine_t) apic_spurious);
|
---|
[da1bafb] | 176 |
|
---|
[f761f1eb] | 177 | enable_irqs_function = io_apic_enable_irqs;
|
---|
| 178 | disable_irqs_function = io_apic_disable_irqs;
|
---|
| 179 | eoi_function = l_apic_eoi;
|
---|
[acc7ce4] | 180 | irqs_info = "apic";
|
---|
[f761f1eb] | 181 |
|
---|
| 182 | /*
|
---|
| 183 | * Configure interrupt routing.
|
---|
| 184 | * IRQ 0 remains masked as the time signal is generated by l_apic's themselves.
|
---|
| 185 | * Other interrupts will be forwarded to the lowest priority CPU.
|
---|
| 186 | */
|
---|
[dc0b964] | 187 | io_apic_disable_irqs(0xffffU);
|
---|
[3e35fd7] | 188 |
|
---|
| 189 | irq_initialize(&l_apic_timer_irq);
|
---|
[7bcfbbc] | 190 | l_apic_timer_irq.preack = true;
|
---|
[3e35fd7] | 191 | l_apic_timer_irq.devno = device_assign_devno();
|
---|
| 192 | l_apic_timer_irq.inr = IRQ_CLK;
|
---|
| 193 | l_apic_timer_irq.claim = l_apic_timer_claim;
|
---|
| 194 | l_apic_timer_irq.handler = l_apic_timer_irq_handler;
|
---|
| 195 | irq_register(&l_apic_timer_irq);
|
---|
| 196 |
|
---|
[7f043c0] | 197 | uint8_t i;
|
---|
[9149135] | 198 | for (i = 0; i < IRQ_COUNT; i++) {
|
---|
[f761f1eb] | 199 | int pin;
|
---|
[da1bafb] | 200 |
|
---|
[3e35fd7] | 201 | if ((pin = smp_irq_to_pin(i)) != -1)
|
---|
[7f043c0] | 202 | io_apic_change_ioredtbl((uint8_t) pin, DEST_ALL, (uint8_t) (IVT_IRQBASE + i), LOPRI);
|
---|
[f761f1eb] | 203 | }
|
---|
| 204 |
|
---|
| 205 | /*
|
---|
| 206 | * Ensure that io_apic has unique ID.
|
---|
| 207 | */
|
---|
[da1bafb] | 208 | io_apic_id_t idreg;
|
---|
| 209 |
|
---|
[9149135] | 210 | idreg.value = io_apic_read(IOAPICID);
|
---|
[da1bafb] | 211 | if ((1 << idreg.apic_id) & apic_id_mask) { /* See if IO APIC ID is used already */
|
---|
[9149135] | 212 | for (i = 0; i < APIC_ID_COUNT; i++) {
|
---|
[3e35fd7] | 213 | if (!((1 << i) & apic_id_mask)) {
|
---|
[9149135] | 214 | idreg.apic_id = i;
|
---|
| 215 | io_apic_write(IOAPICID, idreg.value);
|
---|
[f761f1eb] | 216 | break;
|
---|
| 217 | }
|
---|
| 218 | }
|
---|
| 219 | }
|
---|
[da1bafb] | 220 |
|
---|
[f761f1eb] | 221 | /*
|
---|
| 222 | * Configure the BSP's lapic.
|
---|
| 223 | */
|
---|
| 224 | l_apic_init();
|
---|
[da1bafb] | 225 | l_apic_debug();
|
---|
[99718a2e] | 226 |
|
---|
| 227 | bsp_l_apic = l_apic_id();
|
---|
[f761f1eb] | 228 | }
|
---|
| 229 |
|
---|
[f701b236] | 230 | /** Poll for APIC errors.
|
---|
| 231 | *
|
---|
| 232 | * Examine Error Status Register and report all errors found.
|
---|
| 233 | *
|
---|
| 234 | * @return 0 on error, 1 on success.
|
---|
[da1bafb] | 235 | *
|
---|
[f701b236] | 236 | */
|
---|
[f761f1eb] | 237 | int apic_poll_errors(void)
|
---|
| 238 | {
|
---|
[f701b236] | 239 | esr_t esr;
|
---|
[f761f1eb] | 240 |
|
---|
[f701b236] | 241 | esr.value = l_apic[ESR];
|
---|
[f761f1eb] | 242 |
|
---|
[f701b236] | 243 | if (esr.send_checksum_error)
|
---|
[9149135] | 244 | printf("Send Checksum Error\n");
|
---|
[f701b236] | 245 | if (esr.receive_checksum_error)
|
---|
[9149135] | 246 | printf("Receive Checksum Error\n");
|
---|
[f701b236] | 247 | if (esr.send_accept_error)
|
---|
[f761f1eb] | 248 | printf("Send Accept Error\n");
|
---|
[f701b236] | 249 | if (esr.receive_accept_error)
|
---|
[f761f1eb] | 250 | printf("Receive Accept Error\n");
|
---|
[f701b236] | 251 | if (esr.send_illegal_vector)
|
---|
[f761f1eb] | 252 | printf("Send Illegal Vector\n");
|
---|
[f701b236] | 253 | if (esr.received_illegal_vector)
|
---|
[f761f1eb] | 254 | printf("Received Illegal Vector\n");
|
---|
[f701b236] | 255 | if (esr.illegal_register_address)
|
---|
[f761f1eb] | 256 | printf("Illegal Register Address\n");
|
---|
[da1bafb] | 257 |
|
---|
[f701b236] | 258 | return !esr.err_bitmap;
|
---|
[f761f1eb] | 259 | }
|
---|
| 260 |
|
---|
[da68871a] | 261 | /* Waits for the destination cpu to accept the previous ipi. */
|
---|
[5e4f22b] | 262 | static void l_apic_wait_for_delivery(void)
|
---|
[49e6c6b4] | 263 | {
|
---|
| 264 | icr_t icr;
|
---|
| 265 |
|
---|
| 266 | do {
|
---|
| 267 | icr.lo = l_apic[ICRlo];
|
---|
| 268 | } while (icr.delivs != DELIVS_IDLE);
|
---|
| 269 | }
|
---|
| 270 |
|
---|
| 271 | /** Send one CPU an IPI vector.
|
---|
| 272 | *
|
---|
| 273 | * @param apicid Physical APIC ID of the destination CPU.
|
---|
| 274 | * @param vector Interrupt vector to be sent.
|
---|
| 275 | *
|
---|
| 276 | * @return 0 on failure, 1 on success.
|
---|
| 277 | */
|
---|
| 278 | int l_apic_send_custom_ipi(uint8_t apicid, uint8_t vector)
|
---|
| 279 | {
|
---|
| 280 | icr_t icr;
|
---|
| 281 |
|
---|
| 282 | /* Wait for a destination cpu to accept our previous ipi. */
|
---|
[da68871a] | 283 | l_apic_wait_for_delivery();
|
---|
[49e6c6b4] | 284 |
|
---|
| 285 | icr.lo = l_apic[ICRlo];
|
---|
| 286 | icr.hi = l_apic[ICRhi];
|
---|
| 287 |
|
---|
| 288 | icr.delmod = DELMOD_FIXED;
|
---|
| 289 | icr.destmod = DESTMOD_PHYS;
|
---|
| 290 | icr.level = LEVEL_ASSERT;
|
---|
| 291 | icr.shorthand = SHORTHAND_NONE;
|
---|
| 292 | icr.trigger_mode = TRIGMOD_LEVEL;
|
---|
| 293 | icr.vector = vector;
|
---|
| 294 | icr.dest = apicid;
|
---|
| 295 |
|
---|
| 296 | /* Send the IPI by writing to l_apic[ICRlo]. */
|
---|
| 297 | l_apic[ICRhi] = icr.hi;
|
---|
| 298 | l_apic[ICRlo] = icr.lo;
|
---|
| 299 |
|
---|
| 300 | return apic_poll_errors();
|
---|
| 301 | }
|
---|
| 302 |
|
---|
[f701b236] | 303 | /** Send all CPUs excluding CPU IPI vector.
|
---|
| 304 | *
|
---|
| 305 | * @param vector Interrupt vector to be sent.
|
---|
| 306 | *
|
---|
| 307 | * @return 0 on failure, 1 on success.
|
---|
[da1bafb] | 308 | *
|
---|
[169587a] | 309 | */
|
---|
[7f1c620] | 310 | int l_apic_broadcast_custom_ipi(uint8_t vector)
|
---|
[169587a] | 311 | {
|
---|
[8418c7d] | 312 | icr_t icr;
|
---|
[49e6c6b4] | 313 |
|
---|
| 314 | /* Wait for a destination cpu to accept our previous ipi. */
|
---|
[da68871a] | 315 | l_apic_wait_for_delivery();
|
---|
[da1bafb] | 316 |
|
---|
[8418c7d] | 317 | icr.lo = l_apic[ICRlo];
|
---|
| 318 | icr.delmod = DELMOD_FIXED;
|
---|
| 319 | icr.destmod = DESTMOD_LOGIC;
|
---|
| 320 | icr.level = LEVEL_ASSERT;
|
---|
| 321 | icr.shorthand = SHORTHAND_ALL_EXCL;
|
---|
| 322 | icr.trigger_mode = TRIGMOD_LEVEL;
|
---|
| 323 | icr.vector = vector;
|
---|
[da1bafb] | 324 |
|
---|
[8418c7d] | 325 | l_apic[ICRlo] = icr.lo;
|
---|
[da1bafb] | 326 |
|
---|
[169587a] | 327 | return apic_poll_errors();
|
---|
| 328 | }
|
---|
| 329 |
|
---|
[f701b236] | 330 | /** Universal Start-up Algorithm for bringing up the AP processors.
|
---|
| 331 | *
|
---|
| 332 | * @param apicid APIC ID of the processor to be brought up.
|
---|
| 333 | *
|
---|
| 334 | * @return 0 on failure, 1 on success.
|
---|
[da1bafb] | 335 | *
|
---|
[f761f1eb] | 336 | */
|
---|
[7f1c620] | 337 | int l_apic_send_init_ipi(uint8_t apicid)
|
---|
[f761f1eb] | 338 | {
|
---|
| 339 | /*
|
---|
| 340 | * Read the ICR register in and zero all non-reserved fields.
|
---|
| 341 | */
|
---|
[da1bafb] | 342 | icr_t icr;
|
---|
| 343 |
|
---|
[8418c7d] | 344 | icr.lo = l_apic[ICRlo];
|
---|
| 345 | icr.hi = l_apic[ICRhi];
|
---|
[f761f1eb] | 346 |
|
---|
[8418c7d] | 347 | icr.delmod = DELMOD_INIT;
|
---|
| 348 | icr.destmod = DESTMOD_PHYS;
|
---|
| 349 | icr.level = LEVEL_ASSERT;
|
---|
| 350 | icr.trigger_mode = TRIGMOD_LEVEL;
|
---|
| 351 | icr.shorthand = SHORTHAND_NONE;
|
---|
| 352 | icr.vector = 0;
|
---|
| 353 | icr.dest = apicid;
|
---|
[f761f1eb] | 354 |
|
---|
[8418c7d] | 355 | l_apic[ICRhi] = icr.hi;
|
---|
| 356 | l_apic[ICRlo] = icr.lo;
|
---|
[da1bafb] | 357 |
|
---|
[f761f1eb] | 358 | /*
|
---|
| 359 | * According to MP Specification, 20us should be enough to
|
---|
| 360 | * deliver the IPI.
|
---|
| 361 | */
|
---|
| 362 | delay(20);
|
---|
[da1bafb] | 363 |
|
---|
[88636f68] | 364 | if (!apic_poll_errors())
|
---|
| 365 | return 0;
|
---|
[da1bafb] | 366 |
|
---|
[5e4f22b] | 367 | l_apic_wait_for_delivery();
|
---|
| 368 |
|
---|
[8418c7d] | 369 | icr.lo = l_apic[ICRlo];
|
---|
| 370 | icr.delmod = DELMOD_INIT;
|
---|
| 371 | icr.destmod = DESTMOD_PHYS;
|
---|
| 372 | icr.level = LEVEL_DEASSERT;
|
---|
| 373 | icr.shorthand = SHORTHAND_NONE;
|
---|
| 374 | icr.trigger_mode = TRIGMOD_LEVEL;
|
---|
| 375 | icr.vector = 0;
|
---|
| 376 | l_apic[ICRlo] = icr.lo;
|
---|
[da1bafb] | 377 |
|
---|
[f761f1eb] | 378 | /*
|
---|
| 379 | * Wait 10ms as MP Specification specifies.
|
---|
| 380 | */
|
---|
| 381 | delay(10000);
|
---|
[da1bafb] | 382 |
|
---|
[c9b8c5c] | 383 | if (!is_82489DX_apic(l_apic[LAVR])) {
|
---|
| 384 | /*
|
---|
| 385 | * If this is not 82489DX-based l_apic we must send two STARTUP IPI's.
|
---|
| 386 | */
|
---|
[da1bafb] | 387 | unsigned int i;
|
---|
| 388 | for (i = 0; i < 2; i++) {
|
---|
[8418c7d] | 389 | icr.lo = l_apic[ICRlo];
|
---|
[7f043c0] | 390 | icr.vector = (uint8_t) (((uintptr_t) ap_boot) >> 12); /* calculate the reset vector */
|
---|
[8418c7d] | 391 | icr.delmod = DELMOD_STARTUP;
|
---|
| 392 | icr.destmod = DESTMOD_PHYS;
|
---|
| 393 | icr.level = LEVEL_ASSERT;
|
---|
| 394 | icr.shorthand = SHORTHAND_NONE;
|
---|
| 395 | icr.trigger_mode = TRIGMOD_LEVEL;
|
---|
| 396 | l_apic[ICRlo] = icr.lo;
|
---|
[c9b8c5c] | 397 | delay(200);
|
---|
| 398 | }
|
---|
[f761f1eb] | 399 | }
|
---|
| 400 |
|
---|
| 401 | return apic_poll_errors();
|
---|
| 402 | }
|
---|
| 403 |
|
---|
[f701b236] | 404 | /** Initialize Local APIC. */
|
---|
[f761f1eb] | 405 | void l_apic_init(void)
|
---|
| 406 | {
|
---|
[8418c7d] | 407 | /* Initialize LVT Error register. */
|
---|
[da1bafb] | 408 | lvt_error_t error;
|
---|
| 409 |
|
---|
[8418c7d] | 410 | error.value = l_apic[LVT_Err];
|
---|
| 411 | error.masked = true;
|
---|
| 412 | l_apic[LVT_Err] = error.value;
|
---|
[da1bafb] | 413 |
|
---|
[8418c7d] | 414 | /* Initialize LVT LINT0 register. */
|
---|
[da1bafb] | 415 | lvt_lint_t lint;
|
---|
| 416 |
|
---|
[8418c7d] | 417 | lint.value = l_apic[LVT_LINT0];
|
---|
| 418 | lint.masked = true;
|
---|
| 419 | l_apic[LVT_LINT0] = lint.value;
|
---|
[da1bafb] | 420 |
|
---|
[8418c7d] | 421 | /* Initialize LVT LINT1 register. */
|
---|
| 422 | lint.value = l_apic[LVT_LINT1];
|
---|
| 423 | lint.masked = true;
|
---|
| 424 | l_apic[LVT_LINT1] = lint.value;
|
---|
[da1bafb] | 425 |
|
---|
[d0780b4c] | 426 | /* Task Priority Register initialization. */
|
---|
[da1bafb] | 427 | tpr_t tpr;
|
---|
| 428 |
|
---|
[d0780b4c] | 429 | tpr.value = l_apic[TPR];
|
---|
| 430 | tpr.pri_sc = 0;
|
---|
| 431 | tpr.pri = 0;
|
---|
| 432 | l_apic[TPR] = tpr.value;
|
---|
[8418c7d] | 433 |
|
---|
| 434 | /* Spurious-Interrupt Vector Register initialization. */
|
---|
[da1bafb] | 435 | svr_t svr;
|
---|
| 436 |
|
---|
[8418c7d] | 437 | svr.value = l_apic[SVR];
|
---|
| 438 | svr.vector = VECTOR_APIC_SPUR;
|
---|
| 439 | svr.lapic_enabled = true;
|
---|
[d0780b4c] | 440 | svr.focus_checking = true;
|
---|
[8418c7d] | 441 | l_apic[SVR] = svr.value;
|
---|
[da1bafb] | 442 |
|
---|
[434f700] | 443 | if (CPU->arch.family >= 6)
|
---|
| 444 | enable_l_apic_in_msr();
|
---|
[f761f1eb] | 445 |
|
---|
[8418c7d] | 446 | /* Interrupt Command Register initialization. */
|
---|
[da1bafb] | 447 | icr_t icr;
|
---|
| 448 |
|
---|
[8418c7d] | 449 | icr.lo = l_apic[ICRlo];
|
---|
| 450 | icr.delmod = DELMOD_INIT;
|
---|
| 451 | icr.destmod = DESTMOD_PHYS;
|
---|
| 452 | icr.level = LEVEL_DEASSERT;
|
---|
| 453 | icr.shorthand = SHORTHAND_ALL_INCL;
|
---|
| 454 | icr.trigger_mode = TRIGMOD_LEVEL;
|
---|
| 455 | l_apic[ICRlo] = icr.lo;
|
---|
[f761f1eb] | 456 |
|
---|
[f701b236] | 457 | /* Timer Divide Configuration Register initialization. */
|
---|
[da1bafb] | 458 | tdcr_t tdcr;
|
---|
| 459 |
|
---|
[f701b236] | 460 | tdcr.value = l_apic[TDCR];
|
---|
| 461 | tdcr.div_value = DIVIDE_1;
|
---|
| 462 | l_apic[TDCR] = tdcr.value;
|
---|
[da1bafb] | 463 |
|
---|
[f701b236] | 464 | /* Program local timer. */
|
---|
[da1bafb] | 465 | lvt_tm_t tm;
|
---|
| 466 |
|
---|
[8418c7d] | 467 | tm.value = l_apic[LVT_Tm];
|
---|
| 468 | tm.vector = VECTOR_CLK;
|
---|
| 469 | tm.mode = TIMER_PERIODIC;
|
---|
| 470 | tm.masked = false;
|
---|
| 471 | l_apic[LVT_Tm] = tm.value;
|
---|
[da1bafb] | 472 |
|
---|
[e20de55] | 473 | /*
|
---|
| 474 | * Measure and configure the timer to generate timer
|
---|
| 475 | * interrupt with period 1s/HZ seconds.
|
---|
| 476 | */
|
---|
[da1bafb] | 477 | uint32_t t1 = l_apic[CCRT];
|
---|
[f761f1eb] | 478 | l_apic[ICRT] = 0xffffffff;
|
---|
[da1bafb] | 479 |
|
---|
| 480 | while (l_apic[CCRT] == t1);
|
---|
| 481 |
|
---|
[f761f1eb] | 482 | t1 = l_apic[CCRT];
|
---|
[da1bafb] | 483 | delay(1000000 / HZ);
|
---|
| 484 | uint32_t t2 = l_apic[CCRT];
|
---|
[f761f1eb] | 485 |
|
---|
[da1bafb] | 486 | l_apic[ICRT] = t1 - t2;
|
---|
[93e90c7] | 487 |
|
---|
| 488 | /* Program Logical Destination Register. */
|
---|
[5f0e39e8] | 489 | ASSERT(CPU->id < 8);
|
---|
[da1bafb] | 490 | ldr_t ldr;
|
---|
| 491 |
|
---|
[93e90c7] | 492 | ldr.value = l_apic[LDR];
|
---|
[7f043c0] | 493 | ldr.id = (uint8_t) (1 << CPU->id);
|
---|
[93e90c7] | 494 | l_apic[LDR] = ldr.value;
|
---|
| 495 |
|
---|
| 496 | /* Program Destination Format Register for Flat mode. */
|
---|
[da1bafb] | 497 | dfr_t dfr;
|
---|
| 498 |
|
---|
[93e90c7] | 499 | dfr.value = l_apic[DFR];
|
---|
| 500 | dfr.model = MODEL_FLAT;
|
---|
| 501 | l_apic[DFR] = dfr.value;
|
---|
[f761f1eb] | 502 | }
|
---|
| 503 |
|
---|
[f701b236] | 504 | /** Local APIC End of Interrupt. */
|
---|
[f761f1eb] | 505 | void l_apic_eoi(void)
|
---|
| 506 | {
|
---|
| 507 | l_apic[EOI] = 0;
|
---|
| 508 | }
|
---|
| 509 |
|
---|
[f701b236] | 510 | /** Dump content of Local APIC registers. */
|
---|
[f761f1eb] | 511 | void l_apic_debug(void)
|
---|
| 512 | {
|
---|
| 513 | #ifdef LAPIC_VERBOSE
|
---|
[7e752b2] | 514 | printf("LVT on cpu%u, LAPIC ID: %" PRIu8 "\n",
|
---|
[99718a2e] | 515 | CPU->id, l_apic_id());
|
---|
[f761f1eb] | 516 |
|
---|
[da1bafb] | 517 | lvt_tm_t tm;
|
---|
[f701b236] | 518 | tm.value = l_apic[LVT_Tm];
|
---|
[99718a2e] | 519 | printf("LVT Tm: vector=%" PRIu8 ", %s, %s, %s\n",
|
---|
| 520 | tm.vector, delivs_str[tm.delivs], mask_str[tm.masked],
|
---|
| 521 | tm_mode_str[tm.mode]);
|
---|
[da1bafb] | 522 |
|
---|
| 523 | lvt_lint_t lint;
|
---|
[f701b236] | 524 | lint.value = l_apic[LVT_LINT0];
|
---|
[99718a2e] | 525 | printf("LVT LINT0: vector=%" PRIu8 ", %s, %s, %s, irr=%u, %s, %s\n",
|
---|
| 526 | tm.vector, delmod_str[lint.delmod], delivs_str[lint.delivs],
|
---|
| 527 | intpol_str[lint.intpol], lint.irr, trigmod_str[lint.trigger_mode],
|
---|
| 528 | mask_str[lint.masked]);
|
---|
| 529 |
|
---|
| 530 | lint.value = l_apic[LVT_LINT1];
|
---|
| 531 | printf("LVT LINT1: vector=%" PRIu8 ", %s, %s, %s, irr=%u, %s, %s\n",
|
---|
| 532 | tm.vector, delmod_str[lint.delmod], delivs_str[lint.delivs],
|
---|
| 533 | intpol_str[lint.intpol], lint.irr, trigmod_str[lint.trigger_mode],
|
---|
| 534 | mask_str[lint.masked]);
|
---|
[da1bafb] | 535 |
|
---|
| 536 | lvt_error_t error;
|
---|
[f701b236] | 537 | error.value = l_apic[LVT_Err];
|
---|
[99718a2e] | 538 | printf("LVT Err: vector=%" PRIu8 ", %s, %s\n", error.vector,
|
---|
| 539 | delivs_str[error.delivs], mask_str[error.masked]);
|
---|
[f761f1eb] | 540 | #endif
|
---|
| 541 | }
|
---|
| 542 |
|
---|
[f701b236] | 543 | /** Read from IO APIC register.
|
---|
| 544 | *
|
---|
| 545 | * @param address IO APIC register address.
|
---|
| 546 | *
|
---|
| 547 | * @return Content of the addressed IO APIC register.
|
---|
[da1bafb] | 548 | *
|
---|
[f701b236] | 549 | */
|
---|
[7f1c620] | 550 | uint32_t io_apic_read(uint8_t address)
|
---|
[f761f1eb] | 551 | {
|
---|
[f701b236] | 552 | io_regsel_t regsel;
|
---|
[f761f1eb] | 553 |
|
---|
[f701b236] | 554 | regsel.value = io_apic[IOREGSEL];
|
---|
| 555 | regsel.reg_addr = address;
|
---|
| 556 | io_apic[IOREGSEL] = regsel.value;
|
---|
[f761f1eb] | 557 | return io_apic[IOWIN];
|
---|
| 558 | }
|
---|
| 559 |
|
---|
[f701b236] | 560 | /** Write to IO APIC register.
|
---|
| 561 | *
|
---|
| 562 | * @param address IO APIC register address.
|
---|
[da1bafb] | 563 | * @param val Content to be written to the addressed IO APIC register.
|
---|
| 564 | *
|
---|
[f701b236] | 565 | */
|
---|
[da1bafb] | 566 | void io_apic_write(uint8_t address, uint32_t val)
|
---|
[f761f1eb] | 567 | {
|
---|
[f701b236] | 568 | io_regsel_t regsel;
|
---|
| 569 |
|
---|
| 570 | regsel.value = io_apic[IOREGSEL];
|
---|
| 571 | regsel.reg_addr = address;
|
---|
| 572 | io_apic[IOREGSEL] = regsel.value;
|
---|
[da1bafb] | 573 | io_apic[IOWIN] = val;
|
---|
[f761f1eb] | 574 | }
|
---|
| 575 |
|
---|
[f701b236] | 576 | /** Change some attributes of one item in I/O Redirection Table.
|
---|
| 577 | *
|
---|
[da1bafb] | 578 | * @param pin IO APIC pin number.
|
---|
| 579 | * @param dest Interrupt destination address.
|
---|
| 580 | * @param vec Interrupt vector to trigger.
|
---|
[f701b236] | 581 | * @param flags Flags.
|
---|
[da1bafb] | 582 | *
|
---|
[f701b236] | 583 | */
|
---|
[da1bafb] | 584 | void io_apic_change_ioredtbl(uint8_t pin, uint8_t dest, uint8_t vec,
|
---|
| 585 | unsigned int flags)
|
---|
[f761f1eb] | 586 | {
|
---|
[da1bafb] | 587 | unsigned int dlvr;
|
---|
[f761f1eb] | 588 |
|
---|
| 589 | if (flags & LOPRI)
|
---|
[a83a802] | 590 | dlvr = DELMOD_LOWPRI;
|
---|
[da1bafb] | 591 | else
|
---|
| 592 | dlvr = DELMOD_FIXED;
|
---|
| 593 |
|
---|
| 594 | io_redirection_reg_t reg;
|
---|
[7f043c0] | 595 | reg.lo = io_apic_read((uint8_t) (IOREDTBL + pin * 2));
|
---|
| 596 | reg.hi = io_apic_read((uint8_t) (IOREDTBL + pin * 2 + 1));
|
---|
[f761f1eb] | 597 |
|
---|
[93e90c7] | 598 | reg.dest = dest;
|
---|
[a83a802] | 599 | reg.destmod = DESTMOD_LOGIC;
|
---|
| 600 | reg.trigger_mode = TRIGMOD_EDGE;
|
---|
| 601 | reg.intpol = POLARITY_HIGH;
|
---|
| 602 | reg.delmod = dlvr;
|
---|
[da1bafb] | 603 | reg.intvec = vec;
|
---|
| 604 |
|
---|
[7f043c0] | 605 | io_apic_write((uint8_t) (IOREDTBL + pin * 2), reg.lo);
|
---|
| 606 | io_apic_write((uint8_t) (IOREDTBL + pin * 2 + 1), reg.hi);
|
---|
[f761f1eb] | 607 | }
|
---|
| 608 |
|
---|
[f701b236] | 609 | /** Mask IRQs in IO APIC.
|
---|
| 610 | *
|
---|
| 611 | * @param irqmask Bitmask of IRQs to be masked (0 = do not mask, 1 = mask).
|
---|
[da1bafb] | 612 | *
|
---|
[f701b236] | 613 | */
|
---|
[7f1c620] | 614 | void io_apic_disable_irqs(uint16_t irqmask)
|
---|
[f761f1eb] | 615 | {
|
---|
[623b49f1] | 616 | unsigned int i;
|
---|
| 617 | for (i = 0; i < 16; i++) {
|
---|
| 618 | if (irqmask & (1 << i)) {
|
---|
[f761f1eb] | 619 | /*
|
---|
| 620 | * Mask the signal input in IO APIC if there is a
|
---|
| 621 | * mapping for the respective IRQ number.
|
---|
| 622 | */
|
---|
[da1bafb] | 623 | int pin = smp_irq_to_pin(i);
|
---|
[f761f1eb] | 624 | if (pin != -1) {
|
---|
[da1bafb] | 625 | io_redirection_reg_t reg;
|
---|
| 626 |
|
---|
[7f043c0] | 627 | reg.lo = io_apic_read((uint8_t) (IOREDTBL + pin * 2));
|
---|
[a83a802] | 628 | reg.masked = true;
|
---|
[7f043c0] | 629 | io_apic_write((uint8_t) (IOREDTBL + pin * 2), reg.lo);
|
---|
[f761f1eb] | 630 | }
|
---|
| 631 |
|
---|
| 632 | }
|
---|
| 633 | }
|
---|
| 634 | }
|
---|
| 635 |
|
---|
[f701b236] | 636 | /** Unmask IRQs in IO APIC.
|
---|
| 637 | *
|
---|
| 638 | * @param irqmask Bitmask of IRQs to be unmasked (0 = do not unmask, 1 = unmask).
|
---|
[da1bafb] | 639 | *
|
---|
[f701b236] | 640 | */
|
---|
[7f1c620] | 641 | void io_apic_enable_irqs(uint16_t irqmask)
|
---|
[f761f1eb] | 642 | {
|
---|
[623b49f1] | 643 | unsigned int i;
|
---|
[7f043c0] | 644 | for (i = 0; i < 16; i++) {
|
---|
[623b49f1] | 645 | if (irqmask & (1 << i)) {
|
---|
[f761f1eb] | 646 | /*
|
---|
| 647 | * Unmask the signal input in IO APIC if there is a
|
---|
| 648 | * mapping for the respective IRQ number.
|
---|
| 649 | */
|
---|
[da1bafb] | 650 | int pin = smp_irq_to_pin(i);
|
---|
[f761f1eb] | 651 | if (pin != -1) {
|
---|
[da1bafb] | 652 | io_redirection_reg_t reg;
|
---|
| 653 |
|
---|
[7f043c0] | 654 | reg.lo = io_apic_read((uint8_t) (IOREDTBL + pin * 2));
|
---|
[a83a802] | 655 | reg.masked = false;
|
---|
[7f043c0] | 656 | io_apic_write((uint8_t) (IOREDTBL + pin * 2), reg.lo);
|
---|
[f761f1eb] | 657 | }
|
---|
| 658 |
|
---|
| 659 | }
|
---|
| 660 | }
|
---|
| 661 | }
|
---|
| 662 |
|
---|
[5f85c91] | 663 | #endif /* CONFIG_SMP */
|
---|
[b45c443] | 664 |
|
---|
[06e1e95] | 665 | /** @}
|
---|
[b45c443] | 666 | */
|
---|