source: mainline/kernel/arch/arm32/src/mm/tlb.c@ 5f310ec8

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 5f310ec8 was 5f310ec8, checked in by Jakub Jermar <jakub@…>, 10 years ago

Access CP15 register 8 wrt. target architecture and implementation

CP15 register 8 controls the TLB(s).

  • Do not define macros for functionality which is not supported by the target architecture or implementation.
  • For ARM920T implementation, do not use TLBIMVA in invalidate_page().
  • Property mode set to 100644
File size: 3.9 KB
Line 
1/*
2 * Copyright (c) 2007 Michal Kebrt
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup arm32mm
30 * @{
31 */
32/** @file
33 * @brief TLB related functions.
34 */
35
36#include <mm/tlb.h>
37#include <arch/mm/asid.h>
38#include <arch/asm.h>
39#include <arch/cp15.h>
40#include <typedefs.h>
41#include <arch/mm/page.h>
42#include <arch/cache.h>
43
44/** Invalidate all entries in TLB.
45 *
46 * @note See ARM Architecture reference section 3.7.7 for details.
47 */
48void tlb_invalidate_all(void)
49{
50 TLBIALL_write(0);
51 /*
52 * "A TLB maintenance operation is only guaranteed to be complete after
53 * the execution of a DSB instruction."
54 * "An ISB instruction, or a return from an exception, causes the
55 * effect of all completed TLB maintenance operations that appear in
56 * program order before the ISB or return from exception to be visible
57 * to all subsequent instructions, including the instruction fetches
58 * for those instructions."
59 * ARM Architecture reference Manual ch. B3.10.1 p. B3-1374 B3-1375
60 */
61 read_barrier();
62 inst_barrier();
63}
64
65/** Invalidate all entries in TLB that belong to specified address space.
66 *
67 * @param asid Ignored as the ARM architecture doesn't support ASIDs.
68 */
69void tlb_invalidate_asid(asid_t asid)
70{
71 tlb_invalidate_all();
72 // TODO: why not TLBIASID_write(asid) ?
73}
74
75/** Invalidate single entry in TLB
76 *
77 * @param page Virtual adress of the page
78 */
79static inline void invalidate_page(uintptr_t page)
80{
81#if defined(PROCESSOR_arm920t)
82 ITLBIMVA_write(page);
83 DTLBIMVA_write(page);
84#else
85 //TODO: What about TLBIMVAA?
86 TLBIMVA_write(page);
87#endif
88 /*
89 * "A TLB maintenance operation is only guaranteed to be complete after
90 * the execution of a DSB instruction."
91 * "An ISB instruction, or a return from an exception, causes the
92 * effect of all completed TLB maintenance operations that appear in
93 * program order before the ISB or return from exception to be visible
94 * to all subsequent instructions, including the instruction fetches
95 * for those instructions."
96 * ARM Architecture reference Manual ch. B3.10.1 p. B3-1374 B3-1375
97 */
98 read_barrier();
99 inst_barrier();
100}
101
102/** Invalidate TLB entries for specified page range belonging to specified
103 * address space.
104 *
105 * @param asid Ignored as the ARM architecture doesn't support it.
106 * @param page Address of the first page whose entry is to be invalidated.
107 * @param cnt Number of entries to invalidate.
108 */
109void tlb_invalidate_pages(asid_t asid __attribute__((unused)), uintptr_t page, size_t cnt)
110{
111 for (unsigned i = 0; i < cnt; i++)
112 invalidate_page(page + i * PAGE_SIZE);
113}
114
115void tlb_arch_init(void)
116{
117}
118
119void tlb_print(void)
120{
121}
122
123/** @}
124 */
Note: See TracBrowser for help on using the repository browser.