source: mainline/kernel/arch/arm32/include/cp15.h@ bad1f53

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since bad1f53 was bad1f53, checked in by Jan Vesely <jano.vesely@…>, 12 years ago

arm32: Detect caches on armv7

  • Property mode set to 100644
File size: 14.2 KB
Line 
1/*
2 * Copyright (c) 2013 Jan Vesely
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup arm32
30 * @{
31 */
32/** @file
33 * @brief System Control Coprocessor (CP15)
34 */
35
36#ifndef KERN_arm32_CP15_H_
37#define KERN_arm32_CP15_H_
38
39
40/** See ARM Architecture reference manual ch. B3.17.1 page B3-1456
41 * for the list */
42
43#define CONTROL_REG_GEN_READ(name, crn, opc1, crm, opc2) \
44static inline uint32_t name##_read() \
45{ \
46 uint32_t val; \
47 asm volatile ( "mrc p15, "#opc1", %0, "#crn", "#crm", "#opc2"\n" : "=r" (val) ); \
48 return val; \
49}
50#define CONTROL_REG_GEN_WRITE(name, crn, opc1, crm, opc2) \
51static inline void name##_write(uint32_t val) \
52{ \
53 asm volatile ( "mcr p15, "#opc1", %0, "#crn", "#crm", "#opc2"\n" :: "r" (val) ); \
54}
55
56/* Identification registers */
57CONTROL_REG_GEN_READ(MIDR, c0, 0, c0, 0);
58CONTROL_REG_GEN_READ(CTR, c0, 0, c0, 1);
59CONTROL_REG_GEN_READ(TCMR, c0, 0, c0, 2);
60CONTROL_REG_GEN_READ(TLBTR, c0, 0, c0, 3);
61CONTROL_REG_GEN_READ(MPIDR, c0, 0, c0, 5);
62CONTROL_REG_GEN_READ(REVIDR, c0, 0, c0, 6);
63
64enum {
65 ID_PFR0_THUMBEE_MASK = 0xf << 12,
66 ID_PFR0_THUMBEE = 0x1 << 12,
67 ID_PFR0_JAZELLE_MASK = 0xf << 8,
68 ID_PFR0_JAZELLE = 0x1 << 8,
69 ID_PFR0_JAZELLE_CV_CLEAR = 0x2 << 8,
70 ID_PFR0_THUMB_MASK = 0xf << 4,
71 ID_PFR0_THUMB = 0x1 << 4,
72 ID_PFR0_THUMB2 = 0x3 << 4,
73 ID_PFR0_ARM_MASK = 0xf << 0,
74 ID_PFR0_ARM = 0x1 << 0,
75};
76CONTROL_REG_GEN_READ(ID_PFR0, c0, 0, c1, 0);
77
78enum {
79 ID_PFR1_GEN_TIMER_EXT_MASK = 0xf << 16,
80 ID_PFR1_GEN_TIMER_EXT = 0x1 << 16,
81 ID_PFR1_VIRT_EXT_MASK = 0xf << 12,
82 ID_PFR1_VIRT_EXT = 0x1 << 12,
83 ID_PFR1_M_PROF_MASK = 0xf << 8,
84 ID_PFR1_M_PROF_MODEL = 0x2 << 8,
85 ID_PFR1_SEC_EXT_MASK = 0xf << 4,
86 ID_PFR1_SEC_EXT = 0x1 << 4,
87 ID_PFR1_SEC_EXT_RFR = 0x2 << 4,
88 ID_PFR1_ARMV4_MODEL_MASK = 0xf << 0,
89 ID_PFR1_ARMV4_MODEL = 0x1 << 0,
90};
91CONTROL_REG_GEN_READ(ID_PFR1, c0, 0, c1, 1);
92CONTROL_REG_GEN_READ(ID_DFR0, c0, 0, c1, 2);
93CONTROL_REG_GEN_READ(ID_AFR0, c0, 0, c1, 3);
94CONTROL_REG_GEN_READ(ID_MMFR0, c0, 0, c1, 4);
95CONTROL_REG_GEN_READ(ID_MMFR1, c0, 0, c1, 5);
96CONTROL_REG_GEN_READ(ID_MMFR2, c0, 0, c1, 6);
97CONTROL_REG_GEN_READ(ID_MMFR3, c0, 0, c1, 7);
98
99CONTROL_REG_GEN_READ(ID_ISAR0, c0, 0, c2, 0);
100CONTROL_REG_GEN_READ(ID_ISAR1, c0, 0, c2, 1);
101CONTROL_REG_GEN_READ(ID_ISAR2, c0, 0, c2, 2);
102CONTROL_REG_GEN_READ(ID_ISAR3, c0, 0, c2, 3);
103CONTROL_REG_GEN_READ(ID_ISAR4, c0, 0, c2, 4);
104CONTROL_REG_GEN_READ(ID_ISAR5, c0, 0, c2, 5);
105
106enum {
107 CCSIDR_WT_FLAG = 1 << 31,
108 CCSIDR_WB_FLAG = 1 << 30,
109 CCSIDR_RA_FLAG = 1 << 29,
110 CCSIDR_WA_FLAG = 1 << 28,
111 CCSIDR_NUMSETS_MASK = 0x7fff,
112 CCSIDR_NUMSETS_SHIFT = 13,
113 CCSIDR_ASSOC_MASK = 0x3ff,
114 CCSIDR_ASSOC_SHIFT = 3,
115 CCSIDR_LINESIZE_MASK = 0x7,
116 CCSIDR_LINESIZE_SHIFT = 0,
117};
118CONTROL_REG_GEN_READ(CCSIDR, c0, 1, c0, 0);
119
120enum {
121 CLIDR_LOUU_MASK = 0x7,
122 CLIDR_LOUU_SHIFT = 27,
123 CLIDR_LOC_MASK = 0x7,
124 CLIDR_LOC_SHIFT = 24,
125 CLIDR_LOUIS_MASK = 0x7,
126 CLIDR_LOUIS_SHIFT = 21,
127 CLIDR_NOCACHE = 0x0,
128 CLIDR_ICACHE_ONLY = 0x1,
129 CLIDR_DCACHE_ONLY = 0x2,
130 CLIDR_SEP_CACHE = 0x3,
131 CLIDR_UNI_CACHE = 0x4,
132 CLIDR_CACHE_MASK = 0x7,
133#define CLIDR_CACHE(level, val) ((val >> (level - 1) * 3) & CLIDR_CACHE_MASK)
134};
135CONTROL_REG_GEN_READ(CLIDR, c0, 1, c0, 1);
136CONTROL_REG_GEN_READ(AIDR, c0, 1, c0, 7); /* Implementation defined or MIDR */
137
138enum {
139 CCSELR_LEVEL_MASK = 0x7,
140 CCSELR_LEVEL_SHIFT = 1,
141 CCSELR_INSTRUCTION_FLAG = 1 << 0,
142};
143CONTROL_REG_GEN_READ(CSSELR, c0, 2, c0, 0);
144CONTROL_REG_GEN_WRITE(CSSELR, c0, 2, c0, 0);
145CONTROL_REG_GEN_READ(VPIDR, c0, 4, c0, 0);
146CONTROL_REG_GEN_WRITE(VPIDR, c0, 4, c0, 0);
147CONTROL_REG_GEN_READ(VMPIDR, c0, 4, c0, 5);
148CONTROL_REG_GEN_WRITE(VMPIDR, c0, 4, c0, 5);
149
150/* System control registers */
151CONTROL_REG_GEN_READ(SCTLR, c1, 0, c0, 0);
152CONTROL_REG_GEN_WRITE(SCTLR, c1, 0, c0, 0);
153CONTROL_REG_GEN_READ(ACTLR, c1, 0, c0, 1);
154CONTROL_REG_GEN_WRITE(ACTLR, c1, 0, c0, 1);
155
156enum {
157 CPACR_ASEDIS_FLAG = 1 << 31,
158 CPACR_D32DIS_FLAG = 1 << 30,
159 CPACR_TRCDIS_FLAG = 1 << 28,
160#define CPACR_CP_MASK(cp) (0x3 << (cp * 2))
161#define CPACR_CP_NO_ACCESS(cp) (0x0 << (cp * 2))
162#define CPACR_CP_PL1_ACCESS(cp) (0x1 << (cp * 2))
163#define CPACR_CP_FULL_ACCESS(cp) (0x3 << (cp * 2))
164};
165CONTROL_REG_GEN_READ(CPACR, c1, 0, c0, 2);
166CONTROL_REG_GEN_WRITE(CPACR, c1, 0, c0, 2);
167
168/* Implemented as part of Security extensions */
169enum {
170 SCR_SIF_FLAG = 1 << 9,
171 SCR_HCE_FLAG = 1 << 8,
172 SCR_SCD_FLAG = 1 << 7,
173 SCR_nET_FLAG = 1 << 6,
174 SCR_AW_FLAG = 1 << 5,
175 SCR_FW_FLAG = 1 << 4,
176 SCR_EA_FLAG = 1 << 3,
177 SCR_FIQ_FLAG = 1 << 2,
178 SCR_IRQ_FLAG = 1 << 1,
179 SCR_NS_FLAG = 1 << 0,
180};
181CONTROL_REG_GEN_READ(SCR, c1, 0, c1, 0);
182CONTROL_REG_GEN_WRITE(SCR, c1, 0, c1, 0);
183CONTROL_REG_GEN_READ(SDER, c1, 0, c1, 1);
184CONTROL_REG_GEN_WRITE(SDER, c1, 0, c1, 1);
185
186enum {
187 NSACR_NSTRCDIS_FLAG = 1 << 20,
188 NSACR_RFR_FLAG = 1 << 19,
189 NSACR_NSASEDIS = 1 << 15,
190 NSACR_NSD32DIS = 1 << 14,
191#define NSACR_CP_FLAG(cp) (1 << cp)
192};
193CONTROL_REG_GEN_READ(NSACR, c1, 0, c1, 2);
194CONTROL_REG_GEN_WRITE(NSACR, c1, 0, c1, 2);
195
196/* Implemented as part of Virtualization extensions */
197CONTROL_REG_GEN_READ(HSCTLR, c1, 4, c0, 0);
198CONTROL_REG_GEN_WRITE(HSCTLR, c1, 4, c0, 0);
199CONTROL_REG_GEN_READ(HACTLR, c1, 4, c0, 1);
200CONTROL_REG_GEN_WRITE(HACTLR, c1, 4, c0, 1);
201
202CONTROL_REG_GEN_READ(HCR, c1, 4, c1, 0);
203CONTROL_REG_GEN_WRITE(HCR, c1, 4, c1, 0);
204CONTROL_REG_GEN_READ(HDCR, c1, 4, c1, 1);
205CONTROL_REG_GEN_WRITE(HDCR, c1, 4, c1, 1);
206CONTROL_REG_GEN_READ(HCPTR, c1, 4, c1, 2);
207CONTROL_REG_GEN_WRITE(HCPTR, c1, 4, c1, 2);
208CONTROL_REG_GEN_READ(HSTR, c1, 4, c1, 3);
209CONTROL_REG_GEN_WRITE(HSTR, c1, 4, c1, 3);
210CONTROL_REG_GEN_READ(HACR, c1, 4, c1, 7);
211CONTROL_REG_GEN_WRITE(HACR, c1, 4, c1, 7);
212
213/* Memory protection and control registers */
214CONTROL_REG_GEN_READ(TTBR0, c2, 0, c0, 0);
215CONTROL_REG_GEN_WRITE(TTBR0, c2, 0, c0, 0);
216CONTROL_REG_GEN_READ(TTBR1, c2, 0, c0, 1);
217CONTROL_REG_GEN_WRITE(TTBR1, c2, 0, c0, 1);
218CONTROL_REG_GEN_READ(TTBCR, c2, 0, c0, 2);
219CONTROL_REG_GEN_WRITE(TTBCR, c2, 0, c0, 2);
220
221CONTROL_REG_GEN_READ(HTCR, c2, 4, c0, 2);
222CONTROL_REG_GEN_WRITE(HTCR, c2, 4, c0, 2);
223CONTROL_REG_GEN_READ(VTCR, c2, 4, c1, 2);
224CONTROL_REG_GEN_WRITE(VTCR, c2, 4, c1, 2);
225
226/* PAE */
227CONTROL_REG_GEN_READ(TTBR0H, c2, 0, c2, 0);
228CONTROL_REG_GEN_WRITE(TTBR0H, c2, 0, c2, 0);
229CONTROL_REG_GEN_READ(TTBR1H, c2, 0, c2, 1);
230CONTROL_REG_GEN_WRITE(TTBR1H, c2, 0, c2, 1);
231CONTROL_REG_GEN_READ(HTTBRH, c2, 0, c2, 4);
232CONTROL_REG_GEN_WRITE(HTTBRH, c2, 0, c2, 4);
233CONTROL_REG_GEN_READ(VTTBRH, c2, 0, c2, 6);
234CONTROL_REG_GEN_WRITE(VTTBRH, c2, 0, c2, 6);
235
236CONTROL_REG_GEN_READ(DACR, c3, 0, c0, 0);
237CONTROL_REG_GEN_WRITE(DACR, c3, 0, c0, 0);
238
239/* Memory system fault registers */
240CONTROL_REG_GEN_READ(DFSR, c5, 0, c0, 0);
241CONTROL_REG_GEN_WRITE(DFSR, c5, 0, c0, 0);
242CONTROL_REG_GEN_READ(IFSR, c5, 0, c0, 1);
243CONTROL_REG_GEN_WRITE(IFSR, c5, 0, c0, 1);
244
245CONTROL_REG_GEN_READ(ADFSR, c5, 0, c1, 0);
246CONTROL_REG_GEN_WRITE(ADFSR, c5, 0, c1, 0);
247CONTROL_REG_GEN_READ(AIFSR, c5, 0, c1, 1);
248CONTROL_REG_GEN_WRITE(AIFSR, c5, 0, c1, 1);
249
250CONTROL_REG_GEN_READ(HADFSR, c5, 4, c1, 0);
251CONTROL_REG_GEN_WRITE(HADFSR, c5, 4, c1, 0);
252CONTROL_REG_GEN_READ(HAIFSR, c5, 4, c1, 1);
253CONTROL_REG_GEN_WRITE(HAIFSR, c5, 4, c1, 1);
254CONTROL_REG_GEN_READ(HSR, c5, 4, c2, 0);
255CONTROL_REG_GEN_WRITE(HSR, c5, 4, c2, 0);
256
257CONTROL_REG_GEN_READ(DFAR, c6, 0, c0, 0);
258CONTROL_REG_GEN_WRITE(DFAR, c6, 0, c0, 0);
259CONTROL_REG_GEN_READ(IFAR, c6, 0, c0, 2);
260CONTROL_REG_GEN_WRITE(IFAR, c6, 0, c0, 2);
261
262CONTROL_REG_GEN_READ(HDFAR, c6, 4, c0, 0);
263CONTROL_REG_GEN_WRITE(HDFAR, c6, 4, c0, 0);
264CONTROL_REG_GEN_READ(HIFAR, c6, 4, c0, 2);
265CONTROL_REG_GEN_WRITE(HIFAR, c6, 4, c0, 2);
266CONTROL_REG_GEN_READ(HPFAR, c6, 4, c0, 4);
267CONTROL_REG_GEN_WRITE(HPFAR, c6, 4, c0, 4);
268
269/* Cache maintenance, address translation and other */
270CONTROL_REG_GEN_WRITE(WFI, c7, 0, c0, 4); /* armv6 only */
271CONTROL_REG_GEN_WRITE(ICIALLLUIS, c7, 0, c1, 0);
272CONTROL_REG_GEN_WRITE(BPIALLIS, c7, 0, c1, 6);
273CONTROL_REG_GEN_READ(PAR, c7, 0, c4, 0);
274CONTROL_REG_GEN_WRITE(PAR, c7, 0, c4, 0);
275CONTROL_REG_GEN_READ(PARH, c7, 0, c7, 0); /* PAE */
276CONTROL_REG_GEN_WRITE(PARH, c7, 0, c7, 0); /* PAE */
277CONTROL_REG_GEN_WRITE(ICIALLU, c7, 0, c5, 0);
278CONTROL_REG_GEN_WRITE(ICIMVAU, c7, 0, c5, 1);
279CONTROL_REG_GEN_WRITE(CP15ISB, c7, 0, c5, 4);
280CONTROL_REG_GEN_WRITE(BPIALL, c7, 0, c5, 6);
281CONTROL_REG_GEN_WRITE(BPIMVA, c7, 0, c5, 7);
282
283CONTROL_REG_GEN_WRITE(DCIMVAC, c7, 0, c6, 1);
284CONTROL_REG_GEN_WRITE(DCIMSW, c7, 0, c6, 2);
285
286CONTROL_REG_GEN_WRITE(ATS1CPR, c7, 0, c8, 0);
287CONTROL_REG_GEN_WRITE(ATS1CPW, c7, 0, c8, 1);
288CONTROL_REG_GEN_WRITE(ATS1CUR, c7, 0, c8, 2);
289CONTROL_REG_GEN_WRITE(ATS1CUW, c7, 0, c8, 3);
290CONTROL_REG_GEN_WRITE(ATS1NSOPR, c7, 0, c8, 4);
291CONTROL_REG_GEN_WRITE(ATS1NSOPW, c7, 0, c8, 5);
292CONTROL_REG_GEN_WRITE(ATS1NSOUR, c7, 0, c8, 6);
293CONTROL_REG_GEN_WRITE(ATS1NSOUW, c7, 0, c8, 7);
294
295
296CONTROL_REG_GEN_WRITE(DCCMVAC, c7, 0, c10, 1);
297CONTROL_REG_GEN_WRITE(DCCSW, c7, 0, c10, 2);
298CONTROL_REG_GEN_WRITE(CP15DSB, c7, 0, c10, 4);
299CONTROL_REG_GEN_WRITE(CP15DMB, c7, 0, c10, 5);
300CONTROL_REG_GEN_WRITE(DCCMVAU, c7, 0, c11, 1);
301
302CONTROL_REG_GEN_WRITE(PFI, c7, 0, c11, 1); /* armv6 only */
303
304CONTROL_REG_GEN_WRITE(DCCIMVAC, c7, 0, c14, 1);
305CONTROL_REG_GEN_WRITE(DCCISW, c7, 0, c14, 2);
306
307CONTROL_REG_GEN_WRITE(ATS1HR, c7, 4, c8, 0);
308CONTROL_REG_GEN_WRITE(ATS1HW, c7, 4, c8, 1);
309
310/* TLB maintenance */
311CONTROL_REG_GEN_WRITE(TLBIALLIS, c8, 0, c3, 0); /* Inner shareable */
312CONTROL_REG_GEN_WRITE(TLBIMVAIS, c8, 0, c3, 1); /* Inner shareable */
313CONTROL_REG_GEN_WRITE(TLBIASIDIS, c8, 0, c3, 2); /* Inner shareable */
314CONTROL_REG_GEN_WRITE(TLBIMVAAIS, c8, 0, c3, 3); /* Inner shareable */
315
316CONTROL_REG_GEN_WRITE(ITLBIALL, c8, 0, c5, 0);
317CONTROL_REG_GEN_WRITE(ITLBIMVA, c8, 0, c5, 1);
318CONTROL_REG_GEN_WRITE(ITLBIASID, c8, 0, c5, 2);
319
320CONTROL_REG_GEN_WRITE(DTLBIALL, c8, 0, c6, 0);
321CONTROL_REG_GEN_WRITE(DTLBIMVA, c8, 0, c6, 1);
322CONTROL_REG_GEN_WRITE(DTLBIASID, c8, 0, c6, 2);
323
324CONTROL_REG_GEN_WRITE(TLBIALL, c8, 0, c7, 0);
325CONTROL_REG_GEN_WRITE(TLBIMVA, c8, 0, c7, 1);
326CONTROL_REG_GEN_WRITE(TLBIASID, c8, 0, c7, 2);
327CONTROL_REG_GEN_WRITE(TLBIMVAA, c8, 0, c7, 3);
328
329CONTROL_REG_GEN_WRITE(TLBIALLHIS, c8, 4, c3, 0); /* Inner shareable */
330CONTROL_REG_GEN_WRITE(TLBIMVAHIS, c8, 4, c3, 1); /* Inner shareable */
331CONTROL_REG_GEN_WRITE(TLBIALLNSNHIS, c8, 4, c3, 4); /* Inner shareable */
332
333CONTROL_REG_GEN_WRITE(TLBIALLH, c8, 4, c7, 0);
334CONTROL_REG_GEN_WRITE(TLBIMVAH, c8, 4, c7, 1);
335CONTROL_REG_GEN_WRITE(TLBIALLNSNHS, c8, 4, c7, 4);
336
337/* c9 are reserved */
338
339/*c10 has tons of reserved too */
340CONTROL_REG_GEN_READ(PRRR, c10, 0, c2, 0); /* no PAE */
341CONTROL_REG_GEN_WRITE(PRRR, c10, 0, c2, 0); /* no PAE */
342CONTROL_REG_GEN_READ(MAIR0, c10, 0, c2, 0); /* PAE */
343CONTROL_REG_GEN_WRITE(MAIR0, c10, 0, c2, 0); /* PAE */
344CONTROL_REG_GEN_READ(NMRR, c10, 0, c2, 1); /* no PAE */
345CONTROL_REG_GEN_WRITE(NMRR, c10, 0, c2, 1); /* no PAE */
346CONTROL_REG_GEN_READ(MAIR1, c10, 0, c2, 1); /* PAE */
347CONTROL_REG_GEN_WRITE(MAIR1, c10, 0, c2, 1); /* PAE */
348
349CONTROL_REG_GEN_READ(AMAIR0, c10, 0, c3, 0); /* PAE */
350CONTROL_REG_GEN_WRITE(AMAIR0, c10, 0, c3, 0); /* PAE */
351CONTROL_REG_GEN_READ(AMAIR1, c10, 0, c3, 1); /* PAE */
352CONTROL_REG_GEN_WRITE(AMAIR1, c10, 0, c3, 1); /* PAE */
353
354CONTROL_REG_GEN_READ(HMAIR0, c10, 4, c2, 0);
355CONTROL_REG_GEN_WRITE(HMAIR0, c10, 4, c2, 0);
356CONTROL_REG_GEN_READ(HMAIR1, c10, 4, c2, 1);
357CONTROL_REG_GEN_WRITE(HMAIR1, c10, 4, c2, 1);
358
359CONTROL_REG_GEN_READ(HAMAIR0, c10, 4, c3, 0);
360CONTROL_REG_GEN_WRITE(HAMAIR0, c10, 4, c3, 0);
361CONTROL_REG_GEN_READ(HAMAIR1, c10, 4, c3, 1);
362CONTROL_REG_GEN_WRITE(HAMAIR1, c10, 4, c3, 1);
363
364/* c11 is reserved for TCM and DMA */
365
366/* Security extensions */
367CONTROL_REG_GEN_READ(VBAR, c12, 0, c0, 0);
368CONTROL_REG_GEN_WRITE(VBAR, c12, 0, c0, 0);
369CONTROL_REG_GEN_READ(MVBAR, c12, 0, c0, 1);
370CONTROL_REG_GEN_WRITE(MVBAR, c12, 0, c0, 1);
371
372CONTROL_REG_GEN_READ(ISR, c12, 0, c1, 0);
373
374CONTROL_REG_GEN_READ(HVBAR, c12, 4, c0, 0);
375CONTROL_REG_GEN_WRITE(HVBAR, c12, 4, c0, 0);
376
377/* Process context and thread id (FCSE) */
378CONTROL_REG_GEN_READ(FCSEIDR, c13, 0, c0, 0);
379
380CONTROL_REG_GEN_READ(CONTEXTIDR, c13, 0, c0, 1);
381CONTROL_REG_GEN_WRITE(CONTEXTIDR, c13, 0, c0, 1);
382CONTROL_REG_GEN_READ(TPIDRURW, c13, 0, c0, 2);
383CONTROL_REG_GEN_WRITE(TPIDRURW, c13, 0, c0, 2);
384CONTROL_REG_GEN_READ(TPIDRURO, c13, 0, c0, 3);
385CONTROL_REG_GEN_WRITE(TPIDRURO, c13, 0, c0, 3);
386CONTROL_REG_GEN_READ(TPIDRPRW, c13, 0, c0, 4);
387CONTROL_REG_GEN_WRITE(TPIDRPRW, c13, 0, c0, 4);
388
389CONTROL_REG_GEN_READ(HTPIDR, c13, 4, c0, 2);
390CONTROL_REG_GEN_WRITE(HTPIDR, c13, 4, c0, 2);
391
392/* Generic Timer Extensions */
393CONTROL_REG_GEN_READ(CNTFRQ, c14, 0, c0, 0);
394CONTROL_REG_GEN_WRITE(CNTFRQ, c14, 0, c0, 0);
395CONTROL_REG_GEN_READ(CNTKCTL, c14, 0, c1, 0);
396CONTROL_REG_GEN_WRITE(CNTKCTL, c14, 0, c1, 0);
397
398CONTROL_REG_GEN_READ(CNTP_TVAL, c14, 0, c2, 0);
399CONTROL_REG_GEN_WRITE(CNTP_TVAL, c14, 0, c2, 0);
400CONTROL_REG_GEN_READ(CNTP_CTL, c14, 0, c2, 1);
401CONTROL_REG_GEN_WRITE(CNTP_CTL, c14, 0, c2, 1);
402
403CONTROL_REG_GEN_READ(CNTV_TVAL, c14, 0, c3, 0);
404CONTROL_REG_GEN_WRITE(CNTV_TVAL, c14, 0, c3, 0);
405CONTROL_REG_GEN_READ(CNTV_CTL, c14, 0, c3, 1);
406CONTROL_REG_GEN_WRITE(CNTV_CTL, c14, 0, c3, 1);
407
408CONTROL_REG_GEN_READ(CNTHCTL, c14, 4, c1, 0);
409CONTROL_REG_GEN_WRITE(CNTHCTL, c14, 4, c1, 0);
410
411CONTROL_REG_GEN_READ(CNTHP_TVAL, c14, 4, c2, 0);
412CONTROL_REG_GEN_WRITE(CNTHP_TVAL, c14, 4, c2, 0);
413CONTROL_REG_GEN_READ(CNTHP_CTL, c14, 4, c2, 1);
414CONTROL_REG_GEN_WRITE(CNTHP_CTL, c14, 4, c2, 1);
415
416#endif
417
418/** @}
419 */
Note: See TracBrowser for help on using the repository browser.