source: mainline/arch/mips32/include/cp0.h@ d6e5cbc

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since d6e5cbc was d6e5cbc, checked in by Ondrej Palkovsky <ondrap@…>, 19 years ago

Added 'realtime' clock interface.
Added some asm macros as memory barriers.
Added drift computing for mips platform.

  • Property mode set to 100644
File size: 3.4 KB
RevLine 
[f761f1eb]1/*
[178ec7b]2 * Copyright (C) 2003-2004 Jakub Jermar
[f761f1eb]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[60780c5]29#ifndef __mips32_CP0_H__
30#define __mips32_CP0_H__
[f761f1eb]31
32#include <arch/types.h>
[1084a784]33#include <arch/mm/tlb.h>
[f761f1eb]34
35#define cp0_status_ie_enabled_bit (1<<0)
36#define cp0_status_exl_exception_bit (1<<1)
37#define cp0_status_erl_error_bit (1<<2)
[2bd4fdf]38#define cp0_status_um_bit (1<<4)
[ffc277e]39#define cp0_status_bev_bootstrap_bit (1<<22)
40#define cp0_status_fpu_bit (1<<29)
[f761f1eb]41
[24241cf]42#define cp0_status_im_shift 8
43#define cp0_status_im_mask 0xff00
44
[a1493d9]45#define cp0_cause_excno(cause) ((cause >> 2) & 0x1f)
46#define cp0_cause_coperr(cause) ((cause >> 28) & 0x3)
47
48#define fpu_cop_id 1
49
[f761f1eb]50/*
51 * Magic value for use in msim.
52 */
[d6e5cbc]53#define cp0_compare_value 100000
[f761f1eb]54
[24241cf]55#define cp0_mask_all_int() cp0_status_write(cp0_status_read() & ~(cp0_status_im_mask))
56#define cp0_unmask_all_int() cp0_status_write(cp0_status_read() | cp0_status_im_mask)
57#define cp0_mask_int(it) cp0_status_write(cp0_status_read() & ~(1<<(cp0_status_im_shift+(it))))
58#define cp0_unmask_int(it) cp0_status_write(cp0_status_read() | (1<<(cp0_status_im_shift+(it))))
[ffc277e]59
[1b109cb]60#define GEN_READ_CP0(nm,reg) static inline __u32 cp0_ ##nm##_read(void) \
61 { \
62 __u32 retval; \
63 asm("mfc0 %0, $" #reg : "=r"(retval)); \
64 return retval; \
65 }
[f761f1eb]66
[1b109cb]67#define GEN_WRITE_CP0(nm,reg) static inline void cp0_ ##nm##_write(__u32 val) \
68 { \
69 asm("mtc0 %0, $" #reg : : "r"(val) ); \
70 }
[f761f1eb]71
[1b109cb]72GEN_READ_CP0(index, 0);
73GEN_WRITE_CP0(index, 0);
[f761f1eb]74
[1b109cb]75GEN_READ_CP0(random, 1);
[f761f1eb]76
[1b109cb]77GEN_READ_CP0(entry_lo0, 2);
78GEN_WRITE_CP0(entry_lo0, 2);
[f761f1eb]79
[1b109cb]80GEN_READ_CP0(entry_lo1, 3);
81GEN_WRITE_CP0(entry_lo1, 3);
[f761f1eb]82
[1b109cb]83GEN_READ_CP0(context, 4);
84GEN_WRITE_CP0(context, 4);
[f761f1eb]85
[1b109cb]86GEN_READ_CP0(pagemask, 5);
87GEN_WRITE_CP0(pagemask, 5);
[f761f1eb]88
[1b109cb]89GEN_READ_CP0(wired, 6);
90GEN_WRITE_CP0(wired, 6);
[f761f1eb]91
[1b109cb]92GEN_READ_CP0(badvaddr, 8);
[f761f1eb]93
[1b109cb]94GEN_READ_CP0(count, 9);
95GEN_WRITE_CP0(count, 9);
[f761f1eb]96
[1b109cb]97GEN_READ_CP0(entry_hi, 10);
98GEN_WRITE_CP0(entry_hi, 10);
[f761f1eb]99
[1b109cb]100GEN_READ_CP0(compare, 11);
101GEN_WRITE_CP0(compare, 11);
[f761f1eb]102
[1b109cb]103GEN_READ_CP0(status, 12);
104GEN_WRITE_CP0(status, 12);
[f761f1eb]105
[1b109cb]106GEN_READ_CP0(cause, 13);
107GEN_WRITE_CP0(cause, 13);
108
109GEN_READ_CP0(epc, 14);
110GEN_WRITE_CP0(epc, 14);
111
112GEN_READ_CP0(prid, 15);
[f761f1eb]113
114#endif
Note: See TracBrowser for help on using the repository browser.