source: mainline/arch/ia32/include/asm.h@ 0259524

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 0259524 was 0259524, checked in by Jakub Jermar <jakub@…>, 20 years ago

IA-64 work.
Add some asm functions for manipulation with PSR, AR and CR registers.

  • Property mode set to 100644
File size: 5.3 KB
RevLine 
[f761f1eb]1/*
2 * Copyright (C) 2001-2004 Jakub Jermar
[49c1f93]3 * Copyright (C) 2005 Sergey Bondari
[f761f1eb]4 * All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 *
10 * - Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * - Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * - The name of the author may not be used to endorse or promote products
16 * derived from this software without specific prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 */
29
[397c77f]30#ifndef __ia32_ASM_H__
31#define __ia32_ASM_H__
[f761f1eb]32
33#include <arch/types.h>
[361635c]34#include <config.h>
[f761f1eb]35
36extern __u32 interrupt_handler_size;
37
38extern void paging_on(void);
39
40extern void interrupt_handlers(void);
41
42extern void enable_l_apic_in_msr(void);
43
[9c0a9b3]44
45void asm_delay_loop(__u32 t);
46void asm_fake_loop(__u32 t);
47
48
[18e0a6c]49/** Halt CPU
50 *
51 * Halt the current CPU until interrupt event.
52 */
[d6dcdd2e]53static inline void cpu_halt(void) { __asm__("hlt\n"); };
54static inline void cpu_sleep(void) { __asm__("hlt\n"); };
[f761f1eb]55
[18e0a6c]56/** Read CR2
57 *
58 * Return value in CR2
59 *
60 * @return Value read.
61 */
[d6dcdd2e]62static inline __u32 read_cr2(void) { __u32 v; __asm__ volatile ("movl %%cr2,%0\n" : "=r" (v)); return v; }
[0f4e706]63
[18e0a6c]64/** Write CR3
65 *
66 * Write value to CR3.
67 *
68 * @param v Value to be written.
69 */
70static inline void write_cr3(__u32 v) { __asm__ volatile ("movl %0,%%cr3\n" : : "r" (v)); }
71
72/** Read CR3
73 *
74 * Return value in CR3
75 *
76 * @return Value read.
77 */
[d6dcdd2e]78static inline __u32 read_cr3(void) { __u32 v; __asm__ volatile ("movl %%cr3,%0\n" : "=r" (v)); return v; }
[18e0a6c]79
[a5556b4]80/** Byte to port
81 *
82 * Output byte to port
83 *
84 * @param port Port to write to
85 * @param val Value to write
86 */
87static inline void outb(__u16 port, __u8 val) { __asm__ volatile ("outb %b0, %w1\n" : : "a" (val), "d" (port) ); }
88
[714675b]89/** Word to port
90 *
91 * Output word to port
92 *
93 * @param port Port to write to
94 * @param val Value to write
95 */
96static inline void outw(__u16 port, __u16 val) { __asm__ volatile ("outw %w0, %w1\n" : : "a" (val), "d" (port) ); }
97
98/** Double word to port
99 *
100 * Output double word to port
101 *
102 * @param port Port to write to
103 * @param val Value to write
104 */
105static inline void outl(__u16 port, __u32 val) { __asm__ volatile ("outl %l0, %w1\n" : : "a" (val), "d" (port) ); }
[a5556b4]106
[105a0dc]107/** Byte from port
108 *
109 * Get byte from port
110 *
111 * @param port Port to read from
112 * @return Value read
113 */
114static inline __u8 inb(__u16 port) { __u8 val; __asm__ volatile ("inb %w1, %b0 \n" : "=a" (val) : "d" (port) ); return val; }
115
116/** Word from port
117 *
118 * Get word from port
119 *
120 * @param port Port to read from
121 * @return Value read
122 */
123static inline __u16 inw(__u16 port) { __u16 val; __asm__ volatile ("inw %w1, %w0 \n" : "=a" (val) : "d" (port) ); return val; }
124
125/** Double word from port
126 *
127 * Get double word from port
128 *
129 * @param port Port to read from
130 * @return Value read
131 */
132static inline __u32 inl(__u16 port) { __u32 val; __asm__ volatile ("inl %w1, %l0 \n" : "=a" (val) : "d" (port) ); return val; }
133
[22f7769]134/** Enable interrupts.
[18e0a6c]135 *
136 * Enable interrupts and return previous
137 * value of EFLAGS.
[22f7769]138 *
139 * @return Old interrupt priority level.
[18e0a6c]140 */
[0259524]141static inline ipl_t interrupts_enable(void)
142{
[22f7769]143 ipl_t v;
[18e0a6c]144 __asm__ volatile (
[104dc0b]145 "pushf\n\t"
146 "popl %0\n\t"
[18e0a6c]147 "sti\n"
148 : "=r" (v)
149 );
150 return v;
151}
152
[22f7769]153/** Disable interrupts.
[18e0a6c]154 *
155 * Disable interrupts and return previous
156 * value of EFLAGS.
[22f7769]157 *
158 * @return Old interrupt priority level.
[18e0a6c]159 */
[0259524]160static inline ipl_t interrupts_disable(void)
161{
[22f7769]162 ipl_t v;
[18e0a6c]163 __asm__ volatile (
[104dc0b]164 "pushf\n\t"
165 "popl %0\n\t"
[18e0a6c]166 "cli\n"
167 : "=r" (v)
168 );
169 return v;
170}
171
[22f7769]172/** Restore interrupt priority level.
[18e0a6c]173 *
174 * Restore EFLAGS.
[22f7769]175 *
176 * @param ipl Saved interrupt priority level.
[18e0a6c]177 */
[0259524]178static inline void interrupts_restore(ipl_t ipl)
179{
[18e0a6c]180 __asm__ volatile (
[104dc0b]181 "pushl %0\n\t"
[18e0a6c]182 "popf\n"
[22f7769]183 : : "r" (ipl)
[18e0a6c]184 );
185}
186
[22f7769]187/** Return interrupt priority level.
[18e0a6c]188 *
[22f7769]189 * @return EFLAFS.
[18e0a6c]190 */
[0259524]191static inline ipl_t interrupts_read(void)
192{
[22f7769]193 ipl_t v;
[18e0a6c]194 __asm__ volatile (
[104dc0b]195 "pushf\n\t"
[18e0a6c]196 "popl %0\n"
197 : "=r" (v)
198 );
199 return v;
200}
[c9b8c5c]201
[361635c]202/** Return base address of current stack
203 *
204 * Return the base address of the current stack.
205 * The stack is assumed to be STACK_SIZE bytes long.
[1fbbcd6]206 * The stack must start on page boundary.
[361635c]207 */
208static inline __address get_stack_base(void)
209{
210 __address v;
211
212 __asm__ volatile ("andl %%esp, %0\n" : "=r" (v) : "0" (~(STACK_SIZE-1)));
213
214 return v;
215}
216
[d6dcdd2e]217static inline __u64 rdtsc(void)
218{
219 __u64 v;
220
221 __asm__ volatile("rdtsc\n" : "=A" (v));
222
223 return v;
224}
225
[f761f1eb]226#endif
Note: See TracBrowser for help on using the repository browser.