Changes in / [81f70b4:2f4fa79] in mainline


Ignore:
Files:
12 deleted
23 edited

Legend:

Unmodified
Added
Removed
  • HelenOS.config

    r81f70b4 r2f4fa79  
    6565@ "testarm" GXEmul Testarm
    6666@ "integratorcp" Integratorcp
    67 @ "beagleboardxm" BeogleBoard-xM
    6867! [PLATFORM=arm32] MACHINE (choice)
    6968
     
    8786! [PLATFORM=sparc64&MACHINE=generic] PROCESSOR (choice)
    8887
    89 % CPU type
    90 @ "armv4" ARMv4
    91 ! [PLATFORM=arm32&(MACHINE=gta02|MACHINE=gxemul)] PROCESSOR (choice)
    92 
    93 % CPU type
    94 @ "armv5" ARMv5
    95 ! [PLATFORM=arm32&MACHINE=integratorcp] PROCESSOR (choice)
    96 
    97 % CPU type
    98 @ "armv7" ARMv7
    99 ! [PLATFORM=arm32&MACHINE=beagleboardxm] PROCESSOR (choice)
    100 
    101 
    10288% RAM disk format
    10389@ "tmpfs" TMPFS image
     
    422408% Output device class
    423409@ "generic" Monitor or serial line
    424 ! [PLATFORM=arm32&(MACHINE=gta02|MACHINE=integratorcp|MACHINE=beagleboardxm)] CONFIG_HID_OUT (choice)
     410! [PLATFORM=arm32&(MACHINE=gta02|MACHINE=integratorcp)] CONFIG_HID_OUT (choice)
    425411
    426412% Output device class
     
    479465! [PLATFORM=arm32&MACHINE=gta02] CONFIG_S3C24XX_IRQC (y)
    480466
    481 % Support for TI AMDM37X on-chip UART
    482 ! [(CONFIG_HID_OUT=generic|CONFIG_HID_OUT=serial)&PLATFORM=arm32&MACHINE=beagleboardxm] CONFIG_AMDM37X_UART (y/n)
    483 
    484467% Support for i8042 controller
    485468! [CONFIG_PC_KBD=y] CONFIG_I8042 (y)
     
    501484
    502485% Serial line input module
    503 ! [CONFIG_DSRLNIN=y|(PLATFORM=arm32&MACHINE=gta02)|(PLATFORM=arm32&MACHINE=beagleboardxm)|(PLATFORM=ia64&MACHINE=i460GX&CONFIG_NS16550=y)|(PLATFORM=ia64&MACHINE=ski)|(PLATFORM=sparc64&PROCESSOR=sun4v)] CONFIG_SRLN (y)
     486! [CONFIG_DSRLNIN=y|(PLATFORM=arm32&MACHINE=gta02)|(PLATFORM=ia64&MACHINE=i460GX&CONFIG_NS16550=y)|(PLATFORM=ia64&MACHINE=ski)|(PLATFORM=sparc64&PROCESSOR=sun4v)] CONFIG_SRLN (y)
    504487
    505488% EGA support
  • boot/Makefile.uboot

    r81f70b4 r2f4fa79  
    4040
    4141$(POST_OUTPUT): $(BIN_OUTPUT)
    42         $(MKUIMAGE) -name "$(IMAGE_NAME)" -laddr $(LADDR) -saddr $(SADDR) $< $@
     42        $(MKUIMAGE) -name "$(IMAGE_NAME)" -laddr 0x30008000 -saddr 0x30008000 $< $@
    4343
    4444clean:
  • boot/arch/arm32/Makefile.inc

    r81f70b4 r2f4fa79  
    3030        BOOT_OUTPUT = image.boot
    3131        POST_OUTPUT = $(ROOT_PATH)/uImage.bin
    32         LADDR = 0x30008000
    33         SADDR = 0x30008000
    34         POSTBUILD = Makefile.uboot
    35 endif
    36 
    37 ifeq ($(MACHINE), beagleboardxm)
    38         BOOT_OUTPUT = image.boot
    39         POST_OUTPUT = $(ROOT_PATH)/uImage.bin
    40         LADDR = 0x80000000
    41         SADDR = 0x80000000
    4232        POSTBUILD = Makefile.uboot
    4333endif
     
    5040ENDIANESS = LE
    5141
    52 ifeq ($(MACHINE), gta02)
    5342RD_SRVS_ESSENTIAL += \
    5443        $(USPACE_PATH)/srv/hid/s3c24xx_ts/s3c24ts \
    5544        $(USPACE_PATH)/srv/hw/char/s3c24xx_uart/s3c24ser
    56 endif
    5745
    58 ifeq ($(MACHINE), gxemul)
    5946RD_SRVS_NON_ESSENTIAL += \
    6047        $(USPACE_PATH)/srv/bd/gxe_bd/gxe_bd
    61 endif
    62 
    63 RD_DRVS += \
    64         infrastructure/rootamdm37x \
    65         bus/usb/ehci \
    66         bus/usb/ohci \
    67         bus/usb/usbflbk \
    68         bus/usb/usbhub \
    69         bus/usb/usbhid \
    70         bus/usb/usbmast \
    71         bus/usb/usbmid
    7248
    7349SOURCES = \
  • boot/arch/arm32/include/arch.h

    r81f70b4 r2f4fa79  
    4242#ifdef MACHINE_gta02
    4343#define BOOT_BASE       0x30008000
    44 #elif defined MACHINE_beagleboardxm
    45 #define BOOT_BASE       0x80000000
    4644#else
    4745#define BOOT_BASE       0x00000000
     
    4947
    5048#define BOOT_OFFSET     (BOOT_BASE + 0xa00000)
    51 
    52 #ifdef MACHINE_beagleboardxm
    53         #define PA2KA(addr)  (addr)
    54 #else
    5549
    5650#ifndef __ASM__
     
    6256#endif
    6357
    64 #endif
    65 
    6658/** @}
    6759 */
  • boot/arch/arm32/include/main.h

    r81f70b4 r2f4fa79  
    4040/** Address where characters to be printed are expected. */
    4141
    42 
    43 /** BeagleBoard-xM UART register address
    44  *
    45  * This is UART3 of AM/DM37x CPU
    46  */
    47 #define BBXM_SCONS_THR          0x49020000
    48 #define BBXM_SCONS_SSR          0x49020044
    49 
    50 /* Check this bit before writing (tx fifo full) */
    51 #define BBXM_THR_FULL           0x00000001
    52 
    53 
    5442/** GTA02 serial console UART register addresses.
    5543 *
  • boot/arch/arm32/src/mm.c

    r81f70b4 r2f4fa79  
    6767static void init_boot_pt(void)
    6868{
    69 /* BeagleBoard-xM (MD37x) memory starts at 2GB border,
    70  * thus mapping only lower 2GB is not not enough.
    71  * Map entire AS 1:1 instead and hope it works. */
    72 #ifdef MACHINE_beagleboardxm
    73         const pfn_t split_page = PTL0_ENTRIES;
    74 #else
    75         const pfn_t split_page = 0x800;
    76 #endif
     69        pfn_t split_page = 0x800;
     70       
    7771        /* Create 1:1 virtual-physical mapping (in lower 2 GB). */
    7872        pfn_t page;
  • boot/arch/arm32/src/putchar.c

    r81f70b4 r2f4fa79  
    4040#include <putchar.h>
    4141#include <str.h>
    42 
    43 #ifdef MACHINE_beagleboardxm
    44 
    45 /** Send a byte to the amdm37x serial console.
    46  *
    47  * @param byte          Byte to send.
    48  */
    49 static void scons_sendb_bbxm(uint8_t byte)
    50 {
    51         volatile uint32_t *thr =
    52             (volatile uint32_t *)BBXM_SCONS_THR;
    53         volatile uint32_t *ssr =
    54             (volatile uint32_t *)BBXM_SCONS_SSR;
    55 
    56         /* Wait until transmitter is empty. */
    57         while ((*ssr & BBXM_THR_FULL) == 1) ;
    58 
    59         /* Transmit byte. */
    60         *thr = (uint32_t) byte;
    61 }
    62 
    63 #endif
    6442
    6543#ifdef MACHINE_gta02
     
    11997static void scons_sendb(uint8_t byte)
    12098{
    121 #ifdef MACHINE_beagleboardxm
    122         scons_sendb_bbxm(byte);
    123 #endif
    12499#ifdef MACHINE_gta02
    125100        scons_sendb_gta02(byte);
  • kernel/arch/arm32/Makefile.inc

    r81f70b4 r2f4fa79  
    7373endif
    7474
    75 ifeq ($(MACHINE),beagleboardxm)
    76         ARCH_SOURCES += arch/$(KARCH)/src/mach/beagleboardxm/beagleboardxm.c
    77 endif
    78 
    7975ifeq ($(CONFIG_PL050),y)
    8076        ARCH_SOURCES += genarch/src/drivers/pl050/pl050.c
  • kernel/arch/arm32/_link.ld.in

    r81f70b4 r2f4fa79  
    99#ifdef MACHINE_gta02
    1010#define KERNEL_LOAD_ADDRESS 0xb0a08000
    11 #elif defined MACHINE_beagleboardxm
    12 #define KERNEL_LOAD_ADDRESS 0x80a00000
    1311#else
    1412#define KERNEL_LOAD_ADDRESS 0x80a00000
  • kernel/arch/arm32/include/asm.h

    r81f70b4 r2f4fa79  
    4343#include <trace.h>
    4444
    45 /** No such instruction on ARM to sleep CPU.
    46  *
    47  * ARMv7 introduced wait for event and wait for interrupt.
    48  */
     45/** No such instruction on ARM to sleep CPU. */
    4946NO_TRACE static inline void cpu_sleep(void)
    5047{
    51 #ifdef PROCESSOR_armv7
    52         asm volatile (
    53                 "wfe"::
    54         );
    55 #endif
    5648}
    5749
  • kernel/arch/arm32/include/machine_func.h

    r81f70b4 r2f4fa79  
    108108extern size_t machine_get_irq_count(void);
    109109
    110 extern const char * machine_get_platform_name(void);
    111 
    112110#endif
    113111
  • kernel/arch/arm32/include/mm/frame.h

    r81f70b4 r2f4fa79  
    4848#ifdef MACHINE_gta02
    4949#define BOOT_PAGE_TABLE_ADDRESS  0x30010000
    50 #elif defined MACHINE_beagleboardxm
    51 #define BOOT_PAGE_TABLE_ADDRESS  0x80008000
    5250#else
    5351#define BOOT_PAGE_TABLE_ADDRESS  0x00008000
     
    5957#ifdef MACHINE_gta02
    6058#define PHYSMEM_START_ADDR      0x30008000
    61 #elif defined MACHINE_beagleboardxm
    62 #define PHYSMEM_START_ADDR      0x80000000
    6359#else
    6460#define PHYSMEM_START_ADDR      0x00000000
  • kernel/arch/arm32/include/mm/page.h

    r81f70b4 r2f4fa79  
    3737#define KERN_arm32_PAGE_H_
    3838
    39 #ifdef MACHINE_beagleboardxm
    40 #ifndef __ASM__
    41 #       define KA2PA(x) ((uintptr_t) (x))
    42 #       define PA2KA(x) ((uintptr_t) (x))
    43 #else
    44 #       define KA2PA(x) (x)
    45 #       define PA2KA(x) (x)
    46 #endif
    47 #else
     39#include <arch/mm/frame.h>
     40#include <mm/mm.h>
     41#include <arch/exception.h>
     42#include <trace.h>
     43
     44#define PAGE_WIDTH      FRAME_WIDTH
     45#define PAGE_SIZE       FRAME_SIZE
     46
    4847#ifndef __ASM__
    4948#       define KA2PA(x) (((uintptr_t) (x)) - 0x80000000)
     
    5352#       define PA2KA(x) ((x) + 0x80000000)
    5453#endif
     54
     55/* Number of entries in each level. */
     56#define PTL0_ENTRIES_ARCH       (1 << 12)       /* 4096 */
     57#define PTL1_ENTRIES_ARCH       0
     58#define PTL2_ENTRIES_ARCH       0
     59/* coarse page tables used (256 * 4 = 1KB per page) */
     60#define PTL3_ENTRIES_ARCH       (1 << 8)        /* 256 */
     61
     62/* Page table sizes for each level. */
     63#define PTL0_SIZE_ARCH          FOUR_FRAMES
     64#define PTL1_SIZE_ARCH          0
     65#define PTL2_SIZE_ARCH          0
     66#define PTL3_SIZE_ARCH          ONE_FRAME
     67
     68/* Macros calculating indices into page tables for each level. */
     69#define PTL0_INDEX_ARCH(vaddr)  (((vaddr) >> 20) & 0xfff)
     70#define PTL1_INDEX_ARCH(vaddr)  0
     71#define PTL2_INDEX_ARCH(vaddr)  0
     72#define PTL3_INDEX_ARCH(vaddr)  (((vaddr) >> 12) & 0x0ff)
     73
     74/* Get PTE address accessors for each level. */
     75#define GET_PTL1_ADDRESS_ARCH(ptl0, i) \
     76        ((pte_t *) ((((pte_t *)(ptl0))[(i)].l0).coarse_table_addr << 10))
     77#define GET_PTL2_ADDRESS_ARCH(ptl1, i) \
     78        (ptl1)
     79#define GET_PTL3_ADDRESS_ARCH(ptl2, i) \
     80        (ptl2)
     81#define GET_FRAME_ADDRESS_ARCH(ptl3, i) \
     82        ((uintptr_t) ((((pte_t *)(ptl3))[(i)].l1).frame_base_addr << 12))
     83
     84/* Set PTE address accessors for each level. */
     85#define SET_PTL0_ADDRESS_ARCH(ptl0) \
     86        (set_ptl0_addr((pte_t *) (ptl0)))
     87#define SET_PTL1_ADDRESS_ARCH(ptl0, i, a) \
     88        (((pte_t *) (ptl0))[(i)].l0.coarse_table_addr = (a) >> 10)
     89#define SET_PTL2_ADDRESS_ARCH(ptl1, i, a)
     90#define SET_PTL3_ADDRESS_ARCH(ptl2, i, a)
     91#define SET_FRAME_ADDRESS_ARCH(ptl3, i, a) \
     92        (((pte_t *) (ptl3))[(i)].l1.frame_base_addr = (a) >> 12)
     93
     94/* Get PTE flags accessors for each level. */
     95#define GET_PTL1_FLAGS_ARCH(ptl0, i) \
     96        get_pt_level0_flags((pte_t *) (ptl0), (size_t) (i))
     97#define GET_PTL2_FLAGS_ARCH(ptl1, i) \
     98        PAGE_PRESENT
     99#define GET_PTL3_FLAGS_ARCH(ptl2, i) \
     100        PAGE_PRESENT
     101#define GET_FRAME_FLAGS_ARCH(ptl3, i) \
     102        get_pt_level1_flags((pte_t *) (ptl3), (size_t) (i))
     103
     104/* Set PTE flags accessors for each level. */
     105#define SET_PTL1_FLAGS_ARCH(ptl0, i, x) \
     106        set_pt_level0_flags((pte_t *) (ptl0), (size_t) (i), (x))
     107#define SET_PTL2_FLAGS_ARCH(ptl1, i, x)
     108#define SET_PTL3_FLAGS_ARCH(ptl2, i, x)
     109#define SET_FRAME_FLAGS_ARCH(ptl3, i, x) \
     110        set_pt_level1_flags((pte_t *) (ptl3), (size_t) (i), (x))
     111
     112/* Macros for querying the last-level PTE entries. */
     113#define PTE_VALID_ARCH(pte) \
     114        (*((uint32_t *) (pte)) != 0)
     115#define PTE_PRESENT_ARCH(pte) \
     116        (((pte_t *) (pte))->l0.descriptor_type != 0)
     117#define PTE_GET_FRAME_ARCH(pte) \
     118        (((pte_t *) (pte))->l1.frame_base_addr << FRAME_WIDTH)
     119#define PTE_WRITABLE_ARCH(pte) \
     120        (((pte_t *) (pte))->l1.access_permission_0 == PTE_AP_USER_RW_KERNEL_RW)
     121#define PTE_EXECUTABLE_ARCH(pte) \
     122        1
     123
     124#ifndef __ASM__
     125
     126/** Level 0 page table entry. */
     127typedef struct {
     128        /* 0b01 for coarse tables, see below for details */
     129        unsigned descriptor_type : 2;
     130        unsigned impl_specific : 3;
     131        unsigned domain : 4;
     132        unsigned should_be_zero : 1;
     133
     134        /* Pointer to the coarse 2nd level page table (holding entries for small
     135         * (4KB) or large (64KB) pages. ARM also supports fine 2nd level page
     136         * tables that may hold even tiny pages (1KB) but they are bigger (4KB
     137         * per table in comparison with 1KB per the coarse table)
     138         */
     139        unsigned coarse_table_addr : 22;
     140} ATTRIBUTE_PACKED pte_level0_t;
     141
     142/** Level 1 page table entry (small (4KB) pages used). */
     143typedef struct {
     144
     145        /* 0b10 for small pages */
     146        unsigned descriptor_type : 2;
     147        unsigned bufferable : 1;
     148        unsigned cacheable : 1;
     149
     150        /* access permissions for each of 4 subparts of a page
     151         * (for each 1KB when small pages used */
     152        unsigned access_permission_0 : 2;
     153        unsigned access_permission_1 : 2;
     154        unsigned access_permission_2 : 2;
     155        unsigned access_permission_3 : 2;
     156        unsigned frame_base_addr : 20;
     157} ATTRIBUTE_PACKED pte_level1_t;
     158
     159typedef union {
     160        pte_level0_t l0;
     161        pte_level1_t l1;
     162} pte_t;
     163
     164/* Level 1 page tables access permissions */
     165
     166/** User mode: no access, privileged mode: no access. */
     167#define PTE_AP_USER_NO_KERNEL_NO        0
     168
     169/** User mode: no access, privileged mode: read/write. */
     170#define PTE_AP_USER_NO_KERNEL_RW        1
     171
     172/** User mode: read only, privileged mode: read/write. */
     173#define PTE_AP_USER_RO_KERNEL_RW        2
     174
     175/** User mode: read/write, privileged mode: read/write. */
     176#define PTE_AP_USER_RW_KERNEL_RW        3
     177
     178
     179/* pte_level0_t and pte_level1_t descriptor_type flags */
     180
     181/** pte_level0_t and pte_level1_t "not present" flag (used in descriptor_type). */
     182#define PTE_DESCRIPTOR_NOT_PRESENT      0
     183
     184/** pte_level0_t coarse page table flag (used in descriptor_type). */
     185#define PTE_DESCRIPTOR_COARSE_TABLE     1
     186
     187/** pte_level1_t small page table flag (used in descriptor type). */
     188#define PTE_DESCRIPTOR_SMALL_PAGE       2
     189
     190
     191/** Sets the address of level 0 page table.
     192 *
     193 * @param pt Pointer to the page table to set.
     194 *
     195 */
     196NO_TRACE static inline void set_ptl0_addr(pte_t *pt)
     197{
     198        asm volatile (
     199                "mcr p15, 0, %[pt], c2, c0, 0\n"
     200                :: [pt] "r" (pt)
     201        );
     202}
     203
     204
     205/** Returns level 0 page table entry flags.
     206 *
     207 * @param pt Level 0 page table.
     208 * @param i  Index of the entry to return.
     209 *
     210 */
     211NO_TRACE static inline int get_pt_level0_flags(pte_t *pt, size_t i)
     212{
     213        pte_level0_t *p = &pt[i].l0;
     214        int np = (p->descriptor_type == PTE_DESCRIPTOR_NOT_PRESENT);
     215       
     216        return (np << PAGE_PRESENT_SHIFT) | (1 << PAGE_USER_SHIFT) |
     217            (1 << PAGE_READ_SHIFT) | (1 << PAGE_WRITE_SHIFT) |
     218            (1 << PAGE_EXEC_SHIFT) | (1 << PAGE_CACHEABLE_SHIFT);
     219}
     220
     221/** Returns level 1 page table entry flags.
     222 *
     223 * @param pt Level 1 page table.
     224 * @param i  Index of the entry to return.
     225 *
     226 */
     227NO_TRACE static inline int get_pt_level1_flags(pte_t *pt, size_t i)
     228{
     229        pte_level1_t *p = &pt[i].l1;
     230       
     231        int dt = p->descriptor_type;
     232        int ap = p->access_permission_0;
     233       
     234        return ((dt == PTE_DESCRIPTOR_NOT_PRESENT) << PAGE_PRESENT_SHIFT) |
     235            ((ap == PTE_AP_USER_RO_KERNEL_RW) << PAGE_READ_SHIFT) |
     236            ((ap == PTE_AP_USER_RW_KERNEL_RW) << PAGE_READ_SHIFT) |
     237            ((ap == PTE_AP_USER_RW_KERNEL_RW) << PAGE_WRITE_SHIFT) |
     238            ((ap != PTE_AP_USER_NO_KERNEL_RW) << PAGE_USER_SHIFT) |
     239            ((ap == PTE_AP_USER_NO_KERNEL_RW) << PAGE_READ_SHIFT) |
     240            ((ap == PTE_AP_USER_NO_KERNEL_RW) << PAGE_WRITE_SHIFT) |
     241            (1 << PAGE_EXEC_SHIFT) |
     242            (p->bufferable << PAGE_CACHEABLE);
     243}
     244
     245/** Sets flags of level 0 page table entry.
     246 *
     247 * @param pt    level 0 page table
     248 * @param i     index of the entry to be changed
     249 * @param flags new flags
     250 *
     251 */
     252NO_TRACE static inline void set_pt_level0_flags(pte_t *pt, size_t i, int flags)
     253{
     254        pte_level0_t *p = &pt[i].l0;
     255       
     256        if (flags & PAGE_NOT_PRESENT) {
     257                p->descriptor_type = PTE_DESCRIPTOR_NOT_PRESENT;
     258                /*
     259                 * Ensures that the entry will be recognized as valid when
     260                 * PTE_VALID_ARCH applied.
     261                 */
     262                p->should_be_zero = 1;
     263        } else {
     264                p->descriptor_type = PTE_DESCRIPTOR_COARSE_TABLE;
     265                p->should_be_zero = 0;
     266        }
     267}
     268
     269
     270/** Sets flags of level 1 page table entry.
     271 *
     272 * We use same access rights for the whole page. When page
     273 * is not preset we store 1 in acess_rigts_3 so that at least
     274 * one bit is 1 (to mark correct page entry, see #PAGE_VALID_ARCH).
     275 *
     276 * @param pt    Level 1 page table.
     277 * @param i     Index of the entry to be changed.
     278 * @param flags New flags.
     279 *
     280 */
     281NO_TRACE static inline void set_pt_level1_flags(pte_t *pt, size_t i, int flags)
     282{
     283        pte_level1_t *p = &pt[i].l1;
     284       
     285        if (flags & PAGE_NOT_PRESENT) {
     286                p->descriptor_type = PTE_DESCRIPTOR_NOT_PRESENT;
     287                p->access_permission_3 = 1;
     288        } else {
     289                p->descriptor_type = PTE_DESCRIPTOR_SMALL_PAGE;
     290                p->access_permission_3 = p->access_permission_0;
     291        }
     292       
     293        p->cacheable = p->bufferable = (flags & PAGE_CACHEABLE) != 0;
     294       
     295        /* default access permission */
     296        p->access_permission_0 = p->access_permission_1 =
     297            p->access_permission_2 = p->access_permission_3 =
     298            PTE_AP_USER_NO_KERNEL_RW;
     299       
     300        if (flags & PAGE_USER)  {
     301                if (flags & PAGE_READ) {
     302                        p->access_permission_0 = p->access_permission_1 =
     303                            p->access_permission_2 = p->access_permission_3 =
     304                            PTE_AP_USER_RO_KERNEL_RW;
     305                }
     306                if (flags & PAGE_WRITE) {
     307                        p->access_permission_0 = p->access_permission_1 =
     308                            p->access_permission_2 = p->access_permission_3 =
     309                            PTE_AP_USER_RW_KERNEL_RW;
     310                }
     311        }
     312}
     313
     314
     315extern void page_arch_init(void);
     316
     317
     318#endif /* __ASM__ */
     319
    55320#endif
    56321
    57 #if defined(PROCESSOR_armv7)
    58 #include "page_armv7.h"
    59 #elif defined(PROCESSOR_armv4) | defined(PROCESSOR_armv5)
    60 #include "page_armv4.h"
    61 #endif
    62 
    63 #endif
    64 
    65322/** @}
    66323 */
  • kernel/arch/arm32/src/arm32.c

    r81f70b4 r2f4fa79  
    4949#include <str.h>
    5050#include <arch/ras.h>
    51 #include <sysinfo/sysinfo.h>
    5251
    5352/** Performs arm32-specific initialization before main_bsp() is called. */
     
    117116{
    118117        machine_input_init();
    119         const char *platform = machine_get_platform_name();
    120 
    121         sysinfo_set_item_data("platform", NULL, (void *) platform,
    122             str_size(platform));
    123118}
    124119
  • kernel/arch/arm32/src/exception.c

    r81f70b4 r2f4fa79  
    120120static void high_vectors(void)
    121121{
    122         register uint32_t control_reg = 0;
     122        uint32_t control_reg;
    123123       
    124 #if defined(PROCESSOR_armv7)
    125         asm volatile (
    126                 "mrc p15, 0, %[control_reg], c1, c0"
    127                 : [control_reg] "=r" (control_reg)
    128         );
    129 #elif defined(PROCESSOR_armv4) | defined(PROCESSOR_armv5)
    130124        asm volatile (
    131125                "mrc p15, 0, %[control_reg], c1, c1"
    132126                : [control_reg] "=r" (control_reg)
    133127        );
    134 #endif
    135128       
    136129        /* switch on the high vectors bit */
    137130        control_reg |= CP15_R1_HIGH_VECTORS_BIT;
    138131       
    139 #if defined(PROCESSOR_armv7)
    140         asm volatile (
    141                 "mcr p15, 0, %[control_reg], c1, c0"
    142                 :: [control_reg] "r" (control_reg)
    143         );
    144 #elif defined(PROCESSOR_armv4) | defined(PROCESSOR_armv5)
    145132        asm volatile (
    146133                "mcr p15, 0, %[control_reg], c1, c1"
    147134                :: [control_reg] "r" (control_reg)
    148135        );
    149 #endif
    150136}
    151137#endif
  • kernel/arch/arm32/src/machine_func.c

    r81f70b4 r2f4fa79  
    4242#include <arch/mach/integratorcp/integratorcp.h>
    4343#include <arch/mach/testarm/testarm.h>
    44 #include <arch/mach/beagleboardxm/beagleboardxm.h>
    4544
    4645/** Pointer to machine_ops structure being used. */
     
    5655#elif defined(MACHINE_integratorcp)
    5756        machine_ops = &icp_machine_ops;
    58 #elif defined(MACHINE_beagleboardxm)
    59         machine_ops = &bbxm_machine_ops;
    6057#else
    6158#error Machine type not defined.
     
    134131}
    135132
    136 const char * machine_get_platform_name(void)
    137 {
    138         if (machine_ops->machine_get_platform_name)
    139                 return machine_ops->machine_get_platform_name();
    140         return NULL;
    141 }
    142133/** @}
    143134 */
  • kernel/arch/arm32/src/mm/page.c

    r81f70b4 r2f4fa79  
    5252void page_arch_init(void)
    5353{
    54         int flags = PAGE_CACHEABLE | PAGE_EXEC;
     54        int flags = PAGE_CACHEABLE;
    5555        page_mapping_operations = &pt_mapping_operations;
    5656
    5757        page_table_lock(AS_KERNEL, true);
    5858       
     59        uintptr_t cur;
     60
    5961        /* Kernel identity mapping */
    60         //FIXME: We need to consider the possibility that
    61         //identity_base > identity_size and physmem_end.
    62         //This might lead to overflow if identity_size is too big.
    63         for (uintptr_t cur = PHYSMEM_START_ADDR;
    64             cur < min(KA2PA(config.identity_base) +
    65                 config.identity_size, config.physmem_end);
     62        for (cur = PHYSMEM_START_ADDR;
     63            cur < min(config.identity_size, config.physmem_end);
    6664            cur += FRAME_SIZE)
    6765                page_mapping_insert(AS_KERNEL, PA2KA(cur), cur, flags);
  • kernel/genarch/Makefile.inc

    r81f70b4 r2f4fa79  
    101101endif
    102102
    103 ifeq ($(CONFIG_AMDM37X_UART),y)
    104         GENARCH_SOURCES += \
    105                 genarch/src/drivers/amdm37x_uart/amdm37x_uart.c
    106 endif
    107 
    108103ifeq ($(CONFIG_VIA_CUDA),y)
    109104        GENARCH_SOURCES += \
  • uspace/Makefile

    r81f70b4 r2f4fa79  
    174174endif
    175175
    176 ifeq ($(UARCH),arm32)
    177         DIRS += \
    178                 drv/infrastructure/rootamdm37x
    179 endif
    180 
    181176## System libraries
    182177#
  • uspace/drv/bus/usb/ehci/ehci.ma

    r81f70b4 r2f4fa79  
    1 20 usb/host=ehci
    2110 pci/class=0c&subclass=03&progif=20
  • uspace/drv/bus/usb/ohci/ohci.ma

    r81f70b4 r2f4fa79  
    1 20 usb/host=ohci
    2110 pci/class=0c&subclass=03&progif=10
  • uspace/drv/bus/usb/ohci/ohci_regs.h

    r81f70b4 r2f4fa79  
    228228#define RHPS_PRSC_FLAG (1 << 20) /* port reset status change WC */
    229229#define RHPS_CHANGE_WC_MASK 0x1f0000
    230 } ohci_regs_t;
     230} __attribute__((packed)) ohci_regs_t;
    231231#endif
    232232/**
  • uspace/lib/usbdev/include/usb/dev/request.h

    r81f70b4 r2f4fa79  
    9393        uint8_t request;
    9494        /** Main parameter to the request. */
    95         union __attribute__ ((packed)) {
     95        union {
    9696                uint16_t value;
    9797                /* FIXME: add #ifdefs according to host endianness */
    98                 struct __attribute__ ((packed)) {
     98                struct {
    9999                        uint8_t value_low;
    100100                        uint8_t value_high;
     
    108108        uint16_t length;
    109109} __attribute__ ((packed)) usb_device_request_setup_packet_t;
    110 
    111 int assert[(sizeof(usb_device_request_setup_packet_t) == 8) ? 1: -1];
    112110
    113111int usb_control_request_set(usb_pipe_t *,
Note: See TracChangeset for help on using the changeset viewer.