Changeset a6d4ceb in mainline for arch/ia32/src
- Timestamp:
- 2006-04-13T14:27:30Z (20 years ago)
- Branches:
- lfn, master, serial, ticket/834-toolchain-update, topic/msim-upgrade, topic/simplify-dev-export
- Children:
- 963074b3
- Parents:
- 1ace9ea
- Location:
- arch/ia32/src
- Files:
-
- 3 edited
Legend:
- Unmodified
- Added
- Removed
-
arch/ia32/src/ia32.c
r1ace9ea ra6d4ceb 117 117 __native sys_tls_set(__native addr) 118 118 { 119 THREAD-> tls = addr;119 THREAD->arch.tls = addr; 120 120 set_tls_desc(addr); 121 121 -
arch/ia32/src/proc/scheduler.c
r1ace9ea ra6d4ceb 41 41 42 42 /* Set up TLS in GS register */ 43 set_tls_desc(THREAD-> tls);43 set_tls_desc(THREAD->arch.tls); 44 44 45 45 #ifdef CONFIG_DEBUG_AS_WATCHPOINT -
arch/ia32/src/proc/thread.c
r1ace9ea ra6d4ceb 35 35 void thread_create_arch(thread_t *t) 36 36 { 37 t-> tls = 0;37 t->arch.tls = 0; 38 38 }
Note:
See TracChangeset
for help on using the changeset viewer.