- Timestamp:
- 2013-08-15T14:20:16Z (12 years ago)
- Branches:
- lfn, master, serial, ticket/834-toolchain-update, topic/msim-upgrade, topic/simplify-dev-export
- Children:
- bb2a5b2
- Parents:
- f2c19b0 (diff), 2921602 (diff)
Note: this is a merge changeset, the changes displayed below correspond to the merge itself.
Use the(diff)links above to see all the changes relative to each parent. - Location:
- boot
- Files:
-
- 1 added
- 6 edited
-
Makefile.build (modified) (1 diff)
-
Makefile.common (modified) (2 diffs)
-
arch/amd64/Makefile.inc (modified) (2 diffs)
-
arch/arm32/include/cp15.h (added)
-
arch/arm32/src/asm.S (modified) (3 diffs)
-
arch/arm32/src/main.c (modified) (4 diffs)
-
arch/arm32/src/mm.c (modified) (6 diffs)
Legend:
- Unmodified
- Added
- Removed
-
boot/Makefile.build
rf2c19b0 r03c971f 52 52 -Wall -Wextra -Wno-unused-parameter -Wmissing-prototypes \ 53 53 -Werror-implicit-function-declaration -Wwrite-strings \ 54 -pipe -arch $(CLANG_ARCH)54 -pipe 55 55 56 56 ifeq ($(CONFIG_DEBUG),y) -
boot/Makefile.common
rf2c19b0 r03c971f 116 116 $(USPACE_PATH)/srv/net/inetsrv/inetsrv \ 117 117 $(USPACE_PATH)/srv/net/loopip/loopip \ 118 $(USPACE_PATH)/srv/net/slip/slip \ 118 119 $(USPACE_PATH)/srv/net/tcp/tcp \ 119 120 $(USPACE_PATH)/srv/net/udp/udp \ … … 195 196 $(USPACE_PATH)/app/nterm/nterm \ 196 197 $(USPACE_PATH)/app/ping/ping \ 198 $(USPACE_PATH)/app/ping6/ping6 \ 197 199 $(USPACE_PATH)/app/stats/stats \ 198 200 $(USPACE_PATH)/app/sysinfo/sysinfo \ -
boot/arch/amd64/Makefile.inc
rf2c19b0 r03c971f 33 33 $(USPACE_PATH)/srv/hw/irc/i8259/i8259 34 34 35 RD_SRVS_NON_ESSENTIAL += \36 $(USPACE_PATH)/srv/bd/ata_bd/ata_bd37 35 38 36 RD_DRVS_ESSENTIAL += \ … … 46 44 47 45 RD_DRVS_NON_ESSENTIAL += \ 46 block/ata_bd \ 48 47 char/ns8250 \ 49 48 time/cmos-rtc \ -
boot/arch/arm32/src/asm.S
rf2c19b0 r03c971f 56 56 jump_to_kernel: 57 57 # 58 # TODO59 58 # Make sure that the I-cache, D-cache and memory are mutually coherent 60 59 # before passing control to the copied code. … … 68 67 #define CP15_C1_BP 11 69 68 #define CP15_C1_DC 2 70 # Disable I-cache and D-cache before the kernel is started. 69 70 71 #ifndef PROCESSOR_ARCH_armv7_a 71 72 mrc p15, 0, r4, c1, c0, 0 73 74 # D-cache before the kernel is started. 72 75 bic r4, r4, #(1 << CP15_C1_DC) 76 77 # Disable I-cache and Branche predictors. 73 78 bic r4, r4, #(1 << CP15_C1_IC) 74 79 bic r4, r4, #(1 << CP15_C1_BP) 80 75 81 mcr p15, 0, r4, c1, c0, 0 82 #endif 83 76 84 77 85 … … 81 89 #else 82 90 #cp15 dsb, r4 is ignored (should be zero) 91 mov r4, #0 83 92 mcr p15, 0, r4, c7, c10, 4 84 93 #endif 85 94 86 95 # Clean ICache and BPredictors, r4 ignored (SBZ) 96 mov r4, #0 87 97 mcr p15, 0, r4, c7, c5, 0 88 98 nop -
boot/arch/arm32/src/main.c
rf2c19b0 r03c971f 53 53 extern void *bdata_end; 54 54 55 56 static inline void invalidate_icache(void)57 {58 /* ICIALLU Invalidate entire ICache */59 asm volatile ("mov r0, #0\n" "mcr p15, 0, r0, c7, c5, 0\n" ::: "r0" );60 }61 62 static inline void invalidate_dcache(void *address, size_t size)63 {64 const uintptr_t addr = (uintptr_t)address;65 /* DCIMVAC - invalidate by address to the point of coherence */66 for (uintptr_t a = addr; a < addr + size; a += 4) {67 asm volatile ("mcr p15, 0, %[a], c7, c6, 1\n" :: [a]"r"(a) : );68 }69 }70 71 55 static inline void clean_dcache_poc(void *address, size_t size) 72 56 { 73 57 const uintptr_t addr = (uintptr_t)address; 74 /* DCCMVAC - clean by address to the point of coherence */75 58 for (uintptr_t a = addr; a < addr + size; a += 4) { 59 /* DCCMVAC - clean by address to the point of coherence */ 76 60 asm volatile ("mcr p15, 0, %[a], c7, c10, 1\n" :: [a]"r"(a) : ); 77 61 } … … 82 66 void bootstrap(void) 83 67 { 84 /* Make sure we run in memory code when caches are enabled,85 * make sure we read memory data too. This part is ARMv7 specific as86 * ARMv7 no longer invalidates caches on restart.87 * See chapter B2.2.2 of ARM Architecture Reference Manual p. B2-1263*/88 invalidate_icache();89 invalidate_dcache(&bdata_start, &bdata_end - &bdata_start);90 91 68 /* Enable MMU and caches */ 92 69 mmu_start(); … … 105 82 components[i].start, components[i].name, components[i].inflated, 106 83 components[i].size); 107 invalidate_dcache(components[i].start, components[i].size);108 84 } 109 85 … … 148 124 halt(); 149 125 } 126 /* Make sure data are in the memory, ICache will need them */ 150 127 clean_dcache_poc(dest[i - 1], components[i - 1].inflated); 151 128 } -
boot/arch/arm32/src/mm.c
rf2c19b0 r03c971f 37 37 #include <arch/asm.h> 38 38 #include <arch/mm.h> 39 #include <arch/cp15.h> 40 41 #ifdef PROCESSOR_ARCH_armv7_a 42 static unsigned log2(unsigned val) 43 { 44 unsigned log = 0; 45 while (val >> log++); 46 return log - 2; 47 } 48 49 static void dcache_invalidate_level(unsigned level) 50 { 51 CSSELR_write(level << 1); 52 const uint32_t ccsidr = CCSIDR_read(); 53 const unsigned sets = CCSIDR_SETS(ccsidr); 54 const unsigned ways = CCSIDR_WAYS(ccsidr); 55 const unsigned line_log = CCSIDR_LINESIZE_LOG(ccsidr); 56 const unsigned set_shift = line_log; 57 const unsigned way_shift = 32 - log2(ways); 58 59 for (unsigned k = 0; k < ways; ++k) 60 for (unsigned j = 0; j < sets; ++j) { 61 const uint32_t val = (level << 1) | 62 (j << set_shift) | (k << way_shift); 63 DCISW_write(val); 64 } 65 } 66 67 /** invalidate all dcaches -- armv7 */ 68 static void cache_invalidate(void) 69 { 70 const uint32_t cinfo = CLIDR_read(); 71 for (unsigned i = 0; i < 7; ++i) { 72 switch (CLIDR_CACHE(i, cinfo)) 73 { 74 case CLIDR_DCACHE_ONLY: 75 case CLIDR_SEP_CACHE: 76 case CLIDR_UNI_CACHE: 77 dcache_invalidate_level(i); 78 } 79 } 80 asm volatile ( "dsb\n" ); 81 ICIALLU_write(0); 82 asm volatile ( "isb\n" ); 83 } 84 #endif 39 85 40 86 /** Disable the MMU */ … … 60 106 static inline int section_cacheable(pfn_t section) 61 107 { 108 const unsigned long address = section << PTE_SECTION_SHIFT; 62 109 #ifdef MACHINE_gta02 63 unsigned long address = section << PTE_SECTION_SHIFT; 64 65 if (address >= GTA02_IOMEM_START && address < GTA02_IOMEM_END) 66 return 0; 67 else 110 if (address < GTA02_IOMEM_START || address >= GTA02_IOMEM_END) 68 111 return 1; 69 112 #elif defined MACHINE_beagleboardxm 70 const unsigned long address = section << PTE_SECTION_SHIFT;71 113 if (address >= BBXM_RAM_START && address < BBXM_RAM_END) 72 114 return 1; 73 115 #elif defined MACHINE_beaglebone 74 const unsigned long address = section << PTE_SECTION_SHIFT;75 116 if (address >= AM335x_RAM_START && address < AM335x_RAM_END) 76 117 return 1; 77 118 #endif 78 return 0;119 return address * 0; 79 120 } 80 121 … … 95 136 { 96 137 pte->descriptor_type = PTE_DESCRIPTOR_SECTION; 97 pte->bufferable = 1;98 pte->cacheable = section_cacheable(frame);99 138 pte->xn = 0; 100 139 pte->domain = 0; 101 140 pte->should_be_zero_1 = 0; 102 141 pte->access_permission_0 = PTE_AP_USER_NO_KERNEL_RW; 142 #ifdef PROCESSOR_ARCH_armv7_a 143 /* 144 * Keeps this setting in sync with memory type attributes in: 145 * init_boot_pt (boot/arch/arm32/src/mm.c) 146 * set_pt_level1_flags (kernel/arch/arm32/include/arch/mm/page_armv6.h) 147 * set_ptl0_addr (kernel/arch/arm32/include/arch/mm/page.h) 148 */ 149 pte->tex = section_cacheable(frame) ? 5 : 0; 150 pte->cacheable = section_cacheable(frame) ? 0 : 0; 151 pte->bufferable = section_cacheable(frame) ? 1 : 0; 152 #else 153 pte->bufferable = 1; 154 pte->cacheable = section_cacheable(frame); 103 155 pte->tex = 0; 156 #endif 104 157 pte->access_permission_1 = 0; 105 158 pte->shareable = 0; … … 113 166 static void init_boot_pt(void) 114 167 { 115 const pfn_t split_page = PTL0_ENTRIES; 116 /* Create 1:1 virtual-physical mapping (in lower 2 GB). */ 117 pfn_t page; 118 for (page = 0; page < split_page; page++) 168 /* 169 * Create 1:1 virtual-physical mapping. 170 * Physical memory on BBxM a BBone starts at 2GB 171 * boundary, icp has a memory mirror at 2GB. 172 * (ARM Integrator Core Module User guide ch. 6.3, p. 6-7) 173 * gta02 somehow works (probably due to limited address size), 174 * s3c2442b manual ch. 5, p.5-1: 175 * "Address space: 128Mbytes per bank (total 1GB/8 banks)" 176 */ 177 for (pfn_t page = 0; page < PTL0_ENTRIES; ++page) 119 178 init_ptl0_section(&boot_pt[page], page); 120 121 asm volatile ( 122 "mcr p15, 0, %[pt], c2, c0, 0\n" 123 :: [pt] "r" (boot_pt) 124 ); 179 180 /* 181 * Tell MMU page might be cached. Keeps this setting in sync 182 * with memory type attributes in: 183 * init_ptl0_section (boot/arch/arm32/src/mm.c) 184 * set_pt_level1_flags (kernel/arch/arm32/include/arch/mm/page_armv6.h) 185 * set_ptl0_addr (kernel/arch/arm32/include/arch/mm/page.h) 186 */ 187 uint32_t val = (uint32_t)boot_pt & TTBR_ADDR_MASK; 188 val |= TTBR_RGN_WBWA_CACHE | TTBR_C_FLAG; 189 TTBR0_write(val); 125 190 } 126 191 … … 141 206 * we disable caches before jumping to kernel 142 207 * so this is safe for all archs. 208 * Enable VMSAv6 the bit (23) is only writable on ARMv6. 143 209 */ 144 "ldr r1, =0x00 001805\n"210 "ldr r1, =0x00801805\n" 145 211 146 212 "orr r0, r0, r1\n" … … 160 226 void mmu_start() { 161 227 disable_paging(); 228 #ifdef PROCESSOR_ARCH_armv7_a 229 /* Make sure we run in memory code when caches are enabled, 230 * make sure we read memory data too. This part is ARMv7 specific as 231 * ARMv7 no longer invalidates caches on restart. 232 * See chapter B2.2.2 of ARM Architecture Reference Manual p. B2-1263*/ 233 cache_invalidate(); 234 #endif 162 235 init_boot_pt(); 163 236 enable_paging();
Note:
See TracChangeset
for help on using the changeset viewer.
