source: mainline/uspace/srv/hw/char/s3c24xx_uart/s3c24xx_uart.c@ de229f8e

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since de229f8e was 07c66cf, checked in by Jiri Svoboda <jiri@…>, 15 years ago

Avoid magic numbers.

  • Property mode set to 100644
File size: 5.6 KB
Line 
1/*
2 * Copyright (c) 2010 Jiri Svoboda
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup driver_serial
30 * @{
31 */
32/**
33 * @file
34 * @brief Samsung S3C24xx on-chip UART driver.
35 *
36 * This UART is present on the Samsung S3C24xx CPU (on the gta02 platform).
37 */
38
39#include <ddi.h>
40#include <libarch/ddi.h>
41#include <devmap.h>
42#include <ipc/ipc.h>
43#include <ipc/char.h>
44#include <async.h>
45#include <unistd.h>
46#include <stdio.h>
47#include <stdlib.h>
48#include <sysinfo.h>
49#include <errno.h>
50
51#include "s3c24xx_uart.h"
52
53#define NAME "s3c24ser"
54#define NAMESPACE "char"
55
56static irq_cmd_t uart_irq_cmds[] = {
57 {
58 .cmd = CMD_ACCEPT
59 }
60};
61
62static irq_code_t uart_irq_code = {
63 sizeof(uart_irq_cmds) / sizeof(irq_cmd_t),
64 uart_irq_cmds
65};
66
67/** S3C24xx UART instance structure */
68static s3c24xx_uart_t *uart;
69
70static void s3c24xx_uart_connection(ipc_callid_t iid, ipc_call_t *icall);
71static void s3c24xx_uart_irq_handler(ipc_callid_t iid, ipc_call_t *call);
72static int s3c24xx_uart_init(s3c24xx_uart_t *uart);
73static void s3c24xx_uart_sendb(s3c24xx_uart_t *uart, uint8_t byte);
74
75int main(int argc, char *argv[])
76{
77 int rc;
78
79 printf(NAME ": S3C24xx on-chip UART driver\n");
80
81 rc = devmap_driver_register(NAME, s3c24xx_uart_connection);
82 if (rc < 0) {
83 printf(NAME ": Unable to register driver.\n");
84 return -1;
85 }
86
87 uart = malloc(sizeof(s3c24xx_uart_t));
88 if (uart == NULL)
89 return -1;
90
91 if (s3c24xx_uart_init(uart) != EOK)
92 return -1;
93
94 rc = devmap_device_register(NAMESPACE "/" NAME, &uart->dev_handle);
95 if (rc != EOK) {
96 devmap_hangup_phone(DEVMAP_DRIVER);
97 printf(NAME ": Unable to register device %s.\n");
98 return -1;
99 }
100
101 printf(NAME ": Registered device %s.\n", NAMESPACE "/" NAME);
102
103 printf(NAME ": Accepting connections\n");
104 task_retval(0);
105 async_manager();
106
107 /* Not reached */
108 return 0;
109}
110
111/** Character device connection handler. */
112static void s3c24xx_uart_connection(ipc_callid_t iid, ipc_call_t *icall)
113{
114 ipc_callid_t callid;
115 ipc_call_t call;
116 ipcarg_t method;
117 int retval;
118
119 /* Answer the IPC_M_CONNECT_ME_TO call. */
120 ipc_answer_0(iid, EOK);
121
122 while (1) {
123 callid = async_get_call(&call);
124 method = IPC_GET_METHOD(call);
125 switch (method) {
126 case IPC_M_PHONE_HUNGUP:
127 /* The other side has hung up. */
128 ipc_answer_0(callid, EOK);
129 return;
130 case IPC_M_CONNECT_TO_ME:
131 printf(NAME ": creating callback connection\n");
132 uart->client_phone = IPC_GET_ARG5(call);
133 retval = 0;
134 break;
135 case CHAR_WRITE_BYTE:
136 printf(NAME ": write %d to device\n",
137 IPC_GET_ARG1(call));
138 s3c24xx_uart_sendb(uart, (uint8_t) IPC_GET_ARG1(call));
139 retval = 0;
140 break;
141 default:
142 retval = EINVAL;
143 break;
144 }
145 ipc_answer_0(callid, retval);
146 }
147}
148
149static void s3c24xx_uart_irq_handler(ipc_callid_t iid, ipc_call_t *call)
150{
151 (void) iid; (void) call;
152
153 while ((pio_read_32(&uart->io->ufstat) & S3C24XX_UFSTAT_RX_COUNT) != 0) {
154 uint32_t data = pio_read_32(&uart->io->urxh) & 0xff;
155 uint32_t status = pio_read_32(&uart->io->uerstat);
156
157 if (uart->client_phone != -1) {
158 async_msg_1(uart->client_phone, CHAR_NOTIF_BYTE,
159 data);
160 }
161
162 if (status != 0)
163 printf(NAME ": Error status 0x%x\n", status);
164 }
165}
166
167/** Initialize S3C24xx on-chip UART. */
168static int s3c24xx_uart_init(s3c24xx_uart_t *uart)
169{
170 void *vaddr;
171 sysarg_t inr;
172
173 if (sysinfo_get_value("s3c24xx_uart.address.physical",
174 &uart->paddr) != EOK)
175 return -1;
176
177 if (pio_enable((void *) uart->paddr, sizeof(s3c24xx_uart_io_t),
178 &vaddr) != 0)
179 return -1;
180
181 if (sysinfo_get_value("s3c24xx_uart.inr", &inr) != EOK)
182 return -1;
183
184 uart->io = vaddr;
185 uart->client_phone = -1;
186
187 printf(NAME ": device at physical address 0x%x, inr %d.\n",
188 uart->paddr, inr);
189
190 async_set_interrupt_received(s3c24xx_uart_irq_handler);
191
192 ipc_register_irq(inr, device_assign_devno(), 0, &uart_irq_code);
193
194 /* Enable FIFO, Tx trigger level: empty, Rx trigger level: 1 byte. */
195 pio_write_32(&uart->io->ufcon, UFCON_FIFO_ENABLE |
196 UFCON_TX_FIFO_TLEVEL_EMPTY | UFCON_RX_FIFO_TLEVEL_1B);
197
198 /* Set RX interrupt to pulse mode */
199 pio_write_32(&uart->io->ucon,
200 pio_read_32(&uart->io->ucon) & ~UCON_RX_INT_LEVEL);
201
202 return EOK;
203}
204
205/** Send a byte to the UART. */
206static void s3c24xx_uart_sendb(s3c24xx_uart_t *uart, uint8_t byte)
207{
208 /* Wait for space becoming available in Tx FIFO. */
209 while ((pio_read_32(&uart->io->ufstat) & S3C24XX_UFSTAT_TX_FULL) != 0)
210 ;
211
212 pio_write_32(&uart->io->utxh, byte);
213}
214
215/** @}
216 */
Note: See TracBrowser for help on using the repository browser.