source: mainline/uspace/lib/c/include/device/hw_res.h@ 7af0cc5

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 7af0cc5 was 301032a, checked in by Jan Vesely <jano.vesely@…>, 12 years ago

isa, dma: Fix 64KB dma buffers

  • Property mode set to 100644
File size: 3.2 KB
RevLine 
[5cd136ab]1/*
2 * Copyright (c) 2010 Lenka Trochtova
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
[79ae36dd]28
[54de5ebd]29/** @addtogroup libc
[5cd136ab]30 * @{
31 */
32/** @file
33 */
[79ae36dd]34
[5cd136ab]35#ifndef LIBC_DEVICE_HW_RES_H_
36#define LIBC_DEVICE_HW_RES_H_
37
38#include <ipc/dev_iface.h>
[79ae36dd]39#include <async.h>
[3e6a98c5]40#include <stdbool.h>
[5cd136ab]41
[d9cf684a]42#define DMA_MODE_ON_DEMAND 0
43#define DMA_MODE_WRITE (1 << 2)
44#define DMA_MODE_READ (1 << 3)
45#define DMA_MODE_AUTO (1 << 4)
46#define DMA_MODE_DOWN (1 << 5)
47#define DMA_MODE_SINGLE (1 << 6)
48#define DMA_MODE_BLOCK (1 << 7)
49
[0adddea]50/** HW resource provider interface */
[5dc9622]51typedef enum {
[f724e82]52 HW_RES_GET_RESOURCE_LIST = 0,
[d9cf684a]53 HW_RES_ENABLE_INTERRUPT,
54 HW_RES_DMA_CHANNEL_SETUP,
[6fd365d]55 HW_RES_DMA_CHANNEL_REMAIN,
[ce79069b]56} hw_res_method_t;
[5dc9622]57
[0adddea]58/** HW resource types */
[5dc9622]59typedef enum {
60 INTERRUPT,
[79ae36dd]61 IO_RANGE,
[d9cf684a]62 MEM_RANGE,
63 DMA_CHANNEL_8,
64 DMA_CHANNEL_16,
[5dc9622]65} hw_res_type_t;
66
67typedef enum {
68 LITTLE_ENDIAN = 0,
69 BIG_ENDIAN
70} endianness_t;
71
[0adddea]72/** HW resource (e.g. interrupt, memory register, i/o register etc.) */
73typedef struct {
[3843ecb]74 hw_res_type_t type;
75 union {
76 struct {
77 uint64_t address;
[54de5ebd]78 endianness_t endianness;
79 size_t size;
[3843ecb]80 } mem_range;
[79ae36dd]81
[3843ecb]82 struct {
83 uint64_t address;
[54de5ebd]84 endianness_t endianness;
85 size_t size;
[3843ecb]86 } io_range;
[79ae36dd]87
[3843ecb]88 struct {
[54de5ebd]89 int irq;
90 } interrupt;
[d9cf684a]91
92 union {
93 unsigned int dma8;
94 unsigned int dma16;
95 } dma_channel;
[54de5ebd]96 } res;
[3843ecb]97} hw_resource_t;
98
[0adddea]99typedef struct {
[3843ecb]100 size_t count;
[54de5ebd]101 hw_resource_t *resources;
[3843ecb]102} hw_resource_list_t;
103
[f724e82]104static inline void hw_res_clean_resource_list(hw_resource_list_t *hw_res)
[3843ecb]105{
[0adddea]106 if (hw_res->resources != NULL) {
[3843ecb]107 free(hw_res->resources);
108 hw_res->resources = NULL;
109 }
[79ae36dd]110
[54de5ebd]111 hw_res->count = 0;
112}
[5dc9622]113
[79ae36dd]114extern int hw_res_get_resource_list(async_sess_t *, hw_resource_list_t *);
115extern bool hw_res_enable_interrupt(async_sess_t *);
[5cd136ab]116
[d9cf684a]117extern int hw_res_dma_channel_setup(async_sess_t *, unsigned int, uint32_t,
[301032a]118 uint32_t, uint8_t);
[6fd365d]119extern int hw_res_dma_channel_remain(async_sess_t *, unsigned);
[d9cf684a]120
[5cd136ab]121#endif
122
123/** @}
[be942bc]124 */
Note: See TracBrowser for help on using the repository browser.