[639d9dd5] | 1 | /*
|
---|
| 2 | * Copyright (c) 2012 Jan Vesely
|
---|
| 3 | * All rights reserved.
|
---|
| 4 | *
|
---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
---|
| 6 | * modification, are permitted provided that the following conditions
|
---|
| 7 | * are met:
|
---|
| 8 | *
|
---|
| 9 | * - Redistributions of source code must retain the above copyright
|
---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | * documentation and/or other materials provided with the distribution.
|
---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
---|
| 15 | * derived from this software without specific prior written permission.
|
---|
| 16 | *
|
---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | */
|
---|
| 28 |
|
---|
| 29 | /** @addtogroup amdm37xdrvclockcontrolcm
|
---|
| 30 | * @{
|
---|
| 31 | */
|
---|
| 32 | /** @file
|
---|
| 33 | * @brief Clock Control Clock Management IO register structure.
|
---|
| 34 | */
|
---|
| 35 | #ifndef AMDM37x_CLOCK_CONTROL_CM_H
|
---|
| 36 | #define AMDM37x_CLOCK_CONTROL_CM_H
|
---|
| 37 | #include <sys/types.h>
|
---|
| 38 | #include <macros.h>
|
---|
| 39 |
|
---|
| 40 | /* AM/DM37x TRM p.485 */
|
---|
| 41 | #define CLOCK_CONTROL_CM_BASE_ADDRESS 0x48004d00
|
---|
| 42 | #define CLOCK_CONTROL_CM_SIZE 8192
|
---|
| 43 |
|
---|
| 44 | /** Clock control register map
|
---|
| 45 | *
|
---|
| 46 | * Periph DPLL == DPLL4
|
---|
| 47 | * Core DPLL == DPLL3
|
---|
| 48 | */
|
---|
| 49 | typedef struct {
|
---|
| 50 | ioport32_t clken_pll;
|
---|
| 51 | #define CLOCK_CONTROL_CM_CLKEN_PLL_PWRDN_EMU_PERIPH_FLAG (1 << 31)
|
---|
| 52 | #define CLOCK_CONTROL_CM_CLKEN_PLL_PWRDN_CAM_FLAG (1 << 30)
|
---|
| 53 | #define CLOCK_CONTROL_CM_CLKEN_PLL_PWRDN_DSS1_FLAG (1 << 29)
|
---|
| 54 | #define CLOCK_CONTROL_CM_CLKEN_PLL_PWRDN_TV_FLAG (1 << 28)
|
---|
| 55 | #define CLOCK_CONTROL_CM_CLKEN_PLL_PWRDN_96M_FLAG (1 << 27)
|
---|
| 56 | #define CLOCK_CONTROL_CM_CLKEN_PLL_EN_PERIPH_DPLL_DRIFTGUARD_FLAG (1 << 19)
|
---|
[e9d636d0] | 57 | #define CLOCK_CONTROL_CM_CLKEN_PLL_EN_PERIPH_DPLL_MASK (0x7 << 16)
|
---|
| 58 | #define CLOCK_CONTROL_CM_CLKEN_PLL_EN_PERIPH_DPLL_LP_STOP (0x1 << 16)
|
---|
| 59 | #define CLOCK_CONTROL_CM_CLKEN_PLL_EN_PERIPH_DPLL_LOCK (0x7 << 16)
|
---|
[639d9dd5] | 60 | #define CLOCK_CONTROL_CM_CLKEN_PLL_PWRDN_EMU_CORE_FLAG (1 << 12)
|
---|
| 61 | #define CLOCK_CONTROL_CM_CLKEN_PLL_EN_CORE_DPLL_LPMODE_FLAG (1 << 10)
|
---|
| 62 | #define CLOCK_CONTROL_CM_CLKEN_PLL_EN_CORE_DPLL_DRIFTGUARD_FLAG (1 << 3)
|
---|
| 63 | #define CLOCK_CONTROL_CM_CLKEN_PLL_EN_CORE_DPLL_MASK (0x7)
|
---|
| 64 | #define CLOCK_CONTROL_CM_CLKEN_PLL_EN_CORE_DPLL_LP_BYPASS (0x5)
|
---|
| 65 | #define CLOCK_CONTROL_CM_CLKEN_PLL_EN_CORE_DPLL_FAST_RELOCK (0x6)
|
---|
| 66 | #define CLOCK_CONTROL_CM_CLKEN_PLL_EN_CORE_DPLL_LOCK (0x7)
|
---|
| 67 |
|
---|
| 68 | ioport32_t clken2_pll;
|
---|
[bf2a269] | 69 | #define CLOCK_CONTROL_CM_CLKEN2_PLL_EN_PERIPH2_DPLL_LPMODE_FLAG (1 << 10)
|
---|
| 70 | #define CLOCK_CONTROL_CM_CLKEN2_PLL_EN_PERIPH2_DPLL_DRIFTGUARD_FLAG (1 << 3)
|
---|
| 71 | #define CLOCK_CONTROL_CM_CLKEN2_PLL_EN_PERIPH2_DPLL_MASK (0x7)
|
---|
| 72 | #define CLOCK_CONTROL_CM_CLKEN2_PLL_EN_PERIPH2_DPLL_LP_STOP (0x1)
|
---|
| 73 | #define CLOCK_CONTROL_CM_CLKEN2_PLL_EN_PERIPH2_DPLL_LOCK (0x7)
|
---|
[639d9dd5] | 74 |
|
---|
[f5ffc9a] | 75 | PADD32[6];
|
---|
[639d9dd5] | 76 |
|
---|
| 77 | const ioport32_t idlest_ckgen;
|
---|
| 78 | #define CLOCK_CONTROL_CM_IDLEST_CKGEN_ST_EMU_PERIPH_CLK_FLAG (1 << 13)
|
---|
| 79 | #define CLOCK_CONTROL_CM_IDLEST_CKGEN_ST_CAM_CLK_FLAG (1 << 12)
|
---|
| 80 | #define CLOCK_CONTROL_CM_IDLEST_CKGEN_ST_DSS1_CLK_FLAG (1 << 11)
|
---|
| 81 | #define CLOCK_CONTROL_CM_IDLEST_CKGEN_ST_TV_CLK_FLAG (1 << 10)
|
---|
| 82 | #define CLOCK_CONTROL_CM_IDLEST_CKGEN_ST_FUNC96M_CLK_FLAG (1 << 9)
|
---|
| 83 | #define CLOCK_CONTROL_CM_IDLEST_CKGEN_ST_EMU_CORE_CLK_FLAG (1 << 8)
|
---|
| 84 | #define CLOCK_CONTROL_CM_IDLEST_CKGEN_ST_54M_CLK_FLAG (1 << 5)
|
---|
| 85 | #define CLOCK_CONTROL_CM_IDLEST_CKGEN_ST_12M_CLK_FLAG (1 << 4)
|
---|
| 86 | #define CLOCK_CONTROL_CM_IDLEST_CKGEN_ST_48M_CLK_FLAG (1 << 3)
|
---|
| 87 | #define CLOCK_CONTROL_CM_IDLEST_CKGEN_ST_96M_CLK_FLAG (1 << 2)
|
---|
| 88 | #define CLOCK_CONTROL_CM_IDLEST_CKGEN_ST_PERIPH_CLK_FLAG (1 << 1)
|
---|
| 89 | #define CLOCK_CONTROL_CM_IDLEST_CKGEN_ST_CORE_CLK_FLAG (1 << 0)
|
---|
| 90 |
|
---|
| 91 | const ioport32_t idlest2_ckgen;
|
---|
| 92 | #define CLOCK_CONTROL_CM_IDLEST2_CKGEN_ST_FUNC120M_CLK_FLAG (1 << 3)
|
---|
| 93 | #define CLOCK_CONTROL_CM_IDLEST2_CKGEN_ST_120M_CLK_FLAG (1 << 1)
|
---|
| 94 | #define CLOCK_CONTROL_CM_IDLEST2_CKGEN_ST_PERIPH2_CLK_FLAG (1 << 0)
|
---|
| 95 |
|
---|
[a5a73c0] | 96 | PADD32[2];
|
---|
[639d9dd5] | 97 |
|
---|
| 98 | ioport32_t autoidle_pll;
|
---|
[e9d636d0] | 99 | #define CLOCK_CONTROL_CM_AUTOIDLE_PLL_AUTO_PERIPH_DPLL_MASK (0x7 << 3)
|
---|
| 100 | #define CLOCK_CONTROL_CM_AUTOIDLE_PLL_AUTO_PERIPH_DPLL_DISABLED (0x0 << 3)
|
---|
| 101 | #define CLOCK_CONTROL_CM_AUTOIDLE_PLL_AUTO_PERIPH_DPLL_AUTOMATIC (0x1 << 3)
|
---|
[639d9dd5] | 102 | #define CLOCK_CONTROL_CM_AUTOIDLE_PLL_AUTO_CORE_DPLL_MASK (0x7)
|
---|
| 103 | #define CLOCK_CONTROL_CM_AUTOIDLE_PLL_AUTO_CORE_DPLL_DISABLED (0x0)
|
---|
[f5ffc9a] | 104 | #define CLOCK_CONTROL_CM_AUTOIDLE_PLL_AUTO_CORE_DPLL_AUTOMATIC (0x1)
|
---|
| 105 | #define CLOCK_CONTROL_CM_AUTOIDLE_PLL_AUTO_CORE_DPLL_AUTOMATIC_BYPASS (0x5)
|
---|
[639d9dd5] | 106 |
|
---|
| 107 | ioport32_t autoidle2_pll;
|
---|
| 108 | #define CLOCK_CONTROL_CM_AUTOIDLE2_PLL_AUTO_PERIPH2_DPLL_MASK (0x7)
|
---|
| 109 | #define CLOCK_CONTROL_CM_AUTOIDLE2_PLL_AUTO_PERIPH2_DPLL_DISABLED (0x0)
|
---|
| 110 | #define CLOCK_CONTROL_CM_AUTOIDLE2_PLL_AUTO_PERIPH2_DPLL_AUTOMATIC (0x1)
|
---|
| 111 |
|
---|
[a5a73c0] | 112 | PADD32[2];
|
---|
[639d9dd5] | 113 |
|
---|
| 114 | ioport32_t clksel1_pll;
|
---|
[e9d636d0] | 115 | #define CLOCK_CONTROL_CM_CLKSEL1_PLL_CORE_DPLL_CLKOUT_DIV_MASK (0x1f << 27)
|
---|
[19acf24] | 116 | #define CLOCK_CONTROL_CM_CLKSEL1_PLL_CORE_DPLL_CLKOUT_DIV_CREATE(x) (((x) & 0x1f) << 27)
|
---|
| 117 | #define CLOCK_CONTROL_CM_CLKSEL1_PLL_CORE_DPLL_CLKOUT_DIV_GET(x) (((x) >> 27) & 0x1f)
|
---|
[e9d636d0] | 118 | #define CLOCK_CONTROL_CM_CLKSEL1_PLL_CORE_DPLL_MULT_MASK (0x7ff << 16)
|
---|
[19acf24] | 119 | #define CLOCK_CONTROL_CM_CLKSEL1_PLL_CORE_DPLL_MULT_CREATE(x) (((x) & 0x7ff) << 16)
|
---|
| 120 | #define CLOCK_CONTROL_CM_CLKSEL1_PLL_CORE_DPLL_MULT_GET(x) (((x) >> 16) & 0x7ff)
|
---|
[e9d636d0] | 121 | #define CLOCK_CONTROL_CM_CLKSEL1_PLL_CORE_DPLL_DIV_MASK (0x7f << 8)
|
---|
[19acf24] | 122 | #define CLOCK_CONTROL_CM_CLKSEL1_PLL_CORE_DPLL_DIV_CREATE(x) (((x) & 0x7f) << 8)
|
---|
| 123 | #define CLOCK_CONTROL_CM_CLKSEL1_PLL_CORE_DPLL_DIV_GET(x) (((x) >> 8) & 0x7f)
|
---|
[639d9dd5] | 124 | #define CLOCK_CONTROL_CM_CLKSEL1_PLL_SOURCE_96M_FLAG (1 << 6)
|
---|
| 125 | #define CLOCK_CONTROL_CM_CLKSEL1_PLL_SOURCE_54M_FLAG (1 << 5)
|
---|
| 126 | #define CLOCK_CONTROL_CM_CLKSEL1_PLL_SOURCE_48M_FLAG (1 << 3)
|
---|
| 127 |
|
---|
| 128 | ioport32_t clksel2_pll;
|
---|
[e9d636d0] | 129 | #define CLOCK_CONTROL_CM_CLKSEL2_PLL_SD_DIV_MASK (0xff << 24)
|
---|
| 130 | #define CLOCK_CONTROL_CM_CLKSEL2_PLL_SD_DIV_(x) (((x) & 0xff) << 24)
|
---|
| 131 | #define CLOCK_CONTROL_CM_CLKSEL2_PLL_DCO_SEL_MASK (0x7 << 21)
|
---|
| 132 | #define CLOCK_CONTROL_CM_CLKSEL2_PLL_DCO_SEL_500 (0x2 << 21)
|
---|
| 133 | #define CLOCK_CONTROL_CM_CLKSEL2_PLL_DCO_SEL_1000 (0x4 << 21)
|
---|
| 134 | #define CLOCK_CONTROL_CM_CLKSEL2_PLL_PERIPH_DPLL_MULT_MASK (0xfff << 8)
|
---|
| 135 | #define CLOCK_CONTROL_CM_CLKSEL2_PLL_PERIPH_DPLL_MULT(x) (((x) & 0xfff) << 8)
|
---|
[639d9dd5] | 136 | #define CLOCK_CONTROL_CM_CLKSEL2_PLL_PERIPH_DPLL_DIV_MASK (0x7f)
|
---|
[e9d636d0] | 137 | #define CLOCK_CONTROL_CM_CLKSEL2_PLL_PERIPH_DPLL_DIV(x) ((x) & 0x7f)
|
---|
[639d9dd5] | 138 |
|
---|
| 139 | ioport32_t clksel3_pll;
|
---|
| 140 | #define CLOCK_CONTROL_CM_CLKSEL3_PLL_DIV_96M_MASK (0xf)
|
---|
[e9d636d0] | 141 | #define CLOCK_CONTROL_CM_CLKSEL3_PLL_DIV_96M(x) ((x) & 0xf)
|
---|
[639d9dd5] | 142 |
|
---|
| 143 | ioport32_t clksel4_pll;
|
---|
[e9d636d0] | 144 | #define CLOCK_CONTROL_CM_CLKSEL4_PLL_PERIPH2_DPLL_MULT_MASK (0x7ff << 8)
|
---|
[bf2a269] | 145 | #define CLOCK_CONTROL_CM_CLKSEL4_PLL_PERIPH2_DPLL_MULT_CREATE(x) (((x) & 0x7ff) << 8)
|
---|
| 146 | #define CLOCK_CONTROL_CM_CLKSEL4_PLL_PERIPH2_DPLL_MULT_GET(x) (((x) >> 8) & 0x7ff)
|
---|
[639d9dd5] | 147 | #define CLOCK_CONTROL_CM_CLKSEL4_PLL_PERIPH2_DPLL_DIV_MASK (0x7f)
|
---|
[bf2a269] | 148 | #define CLOCK_CONTROL_CM_CLKSEL4_PLL_PERIPH2_DPLL_DIV_CREATE(x) ((x) & 0x7f)
|
---|
| 149 | #define CLOCK_CONTROL_CM_CLKSEL4_PLL_PERIPH2_DPLL_DIV_GET(x) ((x) & 0x7f)
|
---|
[639d9dd5] | 150 |
|
---|
| 151 | ioport32_t clksel5_pll;
|
---|
| 152 | #define CLOCK_CONTROL_CM_CLKSEL5_PLL_DIV120M_MASK (0x1f)
|
---|
[bf2a269] | 153 | #define CLOCK_CONTROL_CM_CLKSEL5_PLL_DIV120M_CREATE(x) ((x) & 0x1f)
|
---|
| 154 | #define CLOCK_CONTROL_CM_CLKSEL5_PLL_DIV120M_GET(x) ((x) & 0x1f)
|
---|
[639d9dd5] | 155 | } clock_control_cm_regs_t;
|
---|
| 156 |
|
---|
| 157 | #endif
|
---|
| 158 | /**
|
---|
| 159 | * @}
|
---|
| 160 | */
|
---|
| 161 |
|
---|