source: mainline/uspace/drv/bus/usb/uhci/hc.h@ f35749e

Last change on this file since f35749e was 36795edf, checked in by Martin Decky <martin@…>, 4 years ago

Improve lists and other data structures

Provide more standard-compliant member_to_inst implementation that uses
offsetof. Avoid potential undefined behavior in list_foreach and
list_foreach_rev by avoiding assinging an unaligned pointer value. Use
size_t instead of unsigned long for list length.

  • Property mode set to 100644
File size: 5.0 KB
Line 
1/*
2 * Copyright (c) 2011 Jan Vesely
3 * Copyright (c) 2018 Ondrej Hlavaty
4 * All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 *
10 * - Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * - Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * - The name of the author may not be used to endorse or promote products
16 * derived from this software without specific prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 */
29
30/** @addtogroup drvusbuhci
31 * @{
32 */
33/** @file
34 * @brief UHCI host controller driver structure
35 */
36
37#ifndef DRV_UHCI_HC_H
38#define DRV_UHCI_HC_H
39
40#include <device/hw_res_parsed.h>
41#include <fibril.h>
42#include <macros.h>
43#include <member.h>
44#include <stdbool.h>
45#include <ddi.h>
46#include <usb/host/hcd.h>
47#include <usb/host/usb2_bus.h>
48#include <usb/host/usb_transfer_batch.h>
49
50#include "uhci_rh.h"
51#include "transfer_list.h"
52#include "hw_struct/link_pointer.h"
53
54/** UHCI I/O registers layout */
55typedef struct uhci_regs {
56 /** Command register, controls HC behaviour */
57 ioport16_t usbcmd;
58#define UHCI_CMD_MAX_PACKET (1 << 7)
59#define UHCI_CMD_CONFIGURE (1 << 6)
60#define UHCI_CMD_DEBUG (1 << 5)
61#define UHCI_CMD_FORCE_GLOBAL_RESUME (1 << 4)
62#define UHCI_CMD_FORCE_GLOBAL_SUSPEND (1 << 3)
63#define UHCI_CMD_GLOBAL_RESET (1 << 2)
64#define UHCI_CMD_HCRESET (1 << 1)
65#define UHCI_CMD_RUN_STOP (1 << 0)
66
67 /** Status register, 1 means interrupt is asserted (if enabled) */
68 ioport16_t usbsts;
69#define UHCI_STATUS_HALTED (1 << 5)
70#define UHCI_STATUS_PROCESS_ERROR (1 << 4)
71#define UHCI_STATUS_SYSTEM_ERROR (1 << 3)
72#define UHCI_STATUS_RESUME (1 << 2)
73#define UHCI_STATUS_ERROR_INTERRUPT (1 << 1)
74#define UHCI_STATUS_INTERRUPT (1 << 0)
75#define UHCI_STATUS_NM_INTERRUPTS \
76 (UHCI_STATUS_PROCESS_ERROR | UHCI_STATUS_SYSTEM_ERROR)
77
78 /** Interrupt enabled registers */
79 ioport16_t usbintr;
80#define UHCI_INTR_SHORT_PACKET (1 << 3)
81#define UHCI_INTR_COMPLETE (1 << 2)
82#define UHCI_INTR_RESUME (1 << 1)
83#define UHCI_INTR_CRC (1 << 0)
84
85 /** Register stores frame number used in SOF packet */
86 ioport16_t frnum;
87
88 /** Pointer(physical) to the Frame List */
89 ioport32_t flbaseadd;
90
91 /** SOF modification to match external timers */
92 ioport8_t sofmod;
93
94 PADD8(3);
95 ioport16_t ports[];
96} uhci_regs_t;
97
98#define UHCI_FRAME_LIST_COUNT 1024
99#define UHCI_DEBUGER_TIMEOUT 5000000
100#define UHCI_ALLOWED_HW_FAIL 5
101
102/** Main UHCI driver structure */
103typedef struct hc {
104 /* Common hc_device header */
105 hc_device_t base;
106
107 uhci_rh_t rh;
108 bus_t bus;
109 usb2_bus_helper_t bus_helper;
110
111 /** Addresses of I/O registers */
112 uhci_regs_t *registers;
113
114 /** Frame List contains 1024 link pointers */
115 link_pointer_t *frame_list;
116
117 /** List and queue of interrupt transfers */
118 transfer_list_t transfers_interrupt;
119 /** List and queue of low speed control transfers */
120 transfer_list_t transfers_control_slow;
121 /** List and queue of full speed bulk transfers */
122 transfer_list_t transfers_bulk_full;
123 /** List and queue of full speed control transfers */
124 transfer_list_t transfers_control_full;
125
126 /** Pointer table to the above lists, helps during scheduling */
127 transfer_list_t *transfers[2][4];
128
129 /**
130 * Guard for the pending list. Can be locked under EP guard, but not
131 * vice versa.
132 */
133 fibril_mutex_t guard;
134 /** List of endpoints with a transfer scheduled */
135 list_t pending_endpoints;
136
137 /** Number of hw failures detected. */
138 unsigned hw_failures;
139} hc_t;
140
141typedef struct uhci_endpoint {
142 endpoint_t base;
143
144 bool toggle;
145} uhci_endpoint_t;
146
147static inline hc_t *hcd_to_hc(hc_device_t *hcd)
148{
149 assert(hcd);
150 return (hc_t *) hcd;
151}
152
153static inline hc_t *bus_to_hc(bus_t *bus)
154{
155 assert(bus);
156 return member_to_inst(bus, hc_t, bus);
157}
158
159int hc_unschedule_batch(usb_transfer_batch_t *);
160
161extern errno_t hc_add(hc_device_t *, const hw_res_list_parsed_t *);
162extern errno_t hc_gen_irq_code(irq_code_t *, hc_device_t *, const hw_res_list_parsed_t *, int *);
163extern errno_t hc_start(hc_device_t *);
164extern errno_t hc_setup_roothub(hc_device_t *);
165extern errno_t hc_gone(hc_device_t *);
166
167#endif
168
169/**
170 * @}
171 */
Note: See TracBrowser for help on using the repository browser.