source: mainline/uspace/drv/bus/usb/uhci/hc.h@ dfe4955

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since dfe4955 was dfe4955, checked in by Jan Vesely <jano.vesely@…>, 14 years ago

UHCI: Mirror OHCI changes to generating irq code, and enabling interrupts.

Rename regs_t ⇒ uhci_regs_t

  • Property mode set to 100644
File size: 5.1 KB
Line 
1/*
2 * Copyright (c) 2011 Jan Vesely
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup drvusbuhcihc
30 * @{
31 */
32/** @file
33 * @brief UHCI host controller driver structure
34 */
35#ifndef DRV_UHCI_HC_H
36#define DRV_UHCI_HC_H
37
38#include <fibril.h>
39#include <ddi.h>
40
41#include <usb/host/device_keeper.h>
42#include <usb/host/usb_endpoint_manager.h>
43#include <usb/host/batch.h>
44
45#include "transfer_list.h"
46
47/** UHCI I/O registers layout */
48typedef struct uhci_regs {
49 /** Command register, controls HC behaviour */
50 uint16_t usbcmd;
51#define UHCI_CMD_MAX_PACKET (1 << 7)
52#define UHCI_CMD_CONFIGURE (1 << 6)
53#define UHCI_CMD_DEBUG (1 << 5)
54#define UHCI_CMD_FORCE_GLOBAL_RESUME (1 << 4)
55#define UHCI_CMD_FORCE_GLOBAL_SUSPEND (1 << 3)
56#define UHCI_CMD_GLOBAL_RESET (1 << 2)
57#define UHCI_CMD_HCRESET (1 << 1)
58#define UHCI_CMD_RUN_STOP (1 << 0)
59
60 /** Status register, 1 means interrupt is asserted (if enabled) */
61 uint16_t usbsts;
62#define UHCI_STATUS_HALTED (1 << 5)
63#define UHCI_STATUS_PROCESS_ERROR (1 << 4)
64#define UHCI_STATUS_SYSTEM_ERROR (1 << 3)
65#define UHCI_STATUS_RESUME (1 << 2)
66#define UHCI_STATUS_ERROR_INTERRUPT (1 << 1)
67#define UHCI_STATUS_INTERRUPT (1 << 0)
68#define UHCI_STATUS_NM_INTERRUPTS \
69 (UHCI_STATUS_PROCESS_ERROR | UHCI_STATUS_SYSTEM_ERROR)
70
71 /** Interrupt enabled registers */
72 uint16_t usbintr;
73#define UHCI_INTR_SHORT_PACKET (1 << 3)
74#define UHCI_INTR_COMPLETE (1 << 2)
75#define UHCI_INTR_RESUME (1 << 1)
76#define UHCI_INTR_CRC (1 << 0)
77
78 /** Register stores frame number used in SOF packet */
79 uint16_t frnum;
80
81 /** Pointer(physical) to the Frame List */
82 uint32_t flbaseadd;
83
84 /** SOF modification to match external timers */
85 uint8_t sofmod;
86} uhci_regs_t;
87
88#define UHCI_FRAME_LIST_COUNT 1024
89#define UHCI_INT_EMULATOR_TIMEOUT 10000
90#define UHCI_DEBUGER_TIMEOUT 5000000
91#define UHCI_ALLOWED_HW_FAIL 5
92#define UHCI_NEEDED_IRQ_COMMANDS 5
93
94/** Main UHCI driver structure */
95typedef struct hc {
96 /** USB bus driver, devices and addresses */
97 usb_device_keeper_t manager;
98 /** USB bus driver, endpoints */
99 usb_endpoint_manager_t ep_manager;
100
101 /** Addresses of I/O registers */
102 uhci_regs_t *registers;
103
104 /** Frame List contains 1024 link pointers */
105 link_pointer_t *frame_list;
106
107 /** List and queue of interrupt transfers */
108 transfer_list_t transfers_interrupt;
109 /** List and queue of low speed control transfers */
110 transfer_list_t transfers_control_slow;
111 /** List and queue of full speed bulk transfers */
112 transfer_list_t transfers_bulk_full;
113 /** List and queue of full speed control transfers */
114 transfer_list_t transfers_control_full;
115
116 /** Pointer table to the above lists, helps during scheduling */
117 transfer_list_t *transfers[2][4];
118
119 /** Code to be executed in kernel interrupt handler */
120 irq_code_t interrupt_code;
121
122 /** Commands that form interrupt code */
123 irq_cmd_t interrupt_commands[UHCI_NEEDED_IRQ_COMMANDS];
124
125 /** Fibril periodically checking status register*/
126 fid_t interrupt_emulator;
127
128 /** Indicator of hw interrupts availability */
129 bool hw_interrupts;
130
131 /** Number of hw failures detected. */
132 unsigned hw_failures;
133} hc_t;
134size_t hc_irq_cmd_count(void);
135int hc_get_irq_commands(
136 irq_cmd_t cmds[], size_t cmd_size, uintptr_t regs, size_t reg_size);
137int hc_init(hc_t *instance, void *regs, size_t reg_size, bool interupts);
138int hc_schedule(hc_t *instance, usb_transfer_batch_t *batch);
139void hc_interrupt(hc_t *instance, uint16_t status);
140
141/** Safely dispose host controller internal structures
142 *
143 * @param[in] instance Host controller structure to use.
144 */
145static inline void hc_fini(hc_t *instance) { /* TODO: implement*/ };
146
147/** Get and cast pointer to the driver data
148 *
149 * @param[in] fun DDF function pointer
150 * @return cast pointer to driver_data
151 */
152static inline hc_t * fun_to_hc(ddf_fun_t *fun)
153{
154 assert(fun);
155 return fun->driver_data;
156}
157#endif
158/**
159 * @}
160 */
Note: See TracBrowser for help on using the repository browser.