source: mainline/uspace/drv/bus/usb/uhci/hc.h@ af4e464e

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since af4e464e was c95c00e, checked in by Jan Vesely <jano.vesely@…>, 13 years ago

uhci: Add root hub emulation.

This device uses libusbvirt and si controlled by standard usbhub driver.

  • Property mode set to 100644
File size: 4.6 KB
Line 
1/*
2 * Copyright (c) 2011 Jan Vesely
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup drvusbuhcihc
30 * @{
31 */
32/** @file
33 * @brief UHCI host controller driver structure
34 */
35#ifndef DRV_UHCI_HC_H
36#define DRV_UHCI_HC_H
37
38#include <fibril.h>
39#include <macros.h>
40#include <usb/host/hcd.h>
41#include "uhci_rh.h"
42
43#include "transfer_list.h"
44
45/** UHCI I/O registers layout */
46typedef struct uhci_regs {
47 /** Command register, controls HC behaviour */
48 ioport16_t usbcmd;
49#define UHCI_CMD_MAX_PACKET (1 << 7)
50#define UHCI_CMD_CONFIGURE (1 << 6)
51#define UHCI_CMD_DEBUG (1 << 5)
52#define UHCI_CMD_FORCE_GLOBAL_RESUME (1 << 4)
53#define UHCI_CMD_FORCE_GLOBAL_SUSPEND (1 << 3)
54#define UHCI_CMD_GLOBAL_RESET (1 << 2)
55#define UHCI_CMD_HCRESET (1 << 1)
56#define UHCI_CMD_RUN_STOP (1 << 0)
57
58 /** Status register, 1 means interrupt is asserted (if enabled) */
59 ioport16_t usbsts;
60#define UHCI_STATUS_HALTED (1 << 5)
61#define UHCI_STATUS_PROCESS_ERROR (1 << 4)
62#define UHCI_STATUS_SYSTEM_ERROR (1 << 3)
63#define UHCI_STATUS_RESUME (1 << 2)
64#define UHCI_STATUS_ERROR_INTERRUPT (1 << 1)
65#define UHCI_STATUS_INTERRUPT (1 << 0)
66#define UHCI_STATUS_NM_INTERRUPTS \
67 (UHCI_STATUS_PROCESS_ERROR | UHCI_STATUS_SYSTEM_ERROR)
68
69 /** Interrupt enabled registers */
70 ioport16_t usbintr;
71#define UHCI_INTR_SHORT_PACKET (1 << 3)
72#define UHCI_INTR_COMPLETE (1 << 2)
73#define UHCI_INTR_RESUME (1 << 1)
74#define UHCI_INTR_CRC (1 << 0)
75
76 /** Register stores frame number used in SOF packet */
77 ioport16_t frnum;
78
79 /** Pointer(physical) to the Frame List */
80 ioport32_t flbaseadd;
81
82 /** SOF modification to match external timers */
83 ioport8_t sofmod;
84
85 PADD8[3];
86 ioport16_t ports[];
87} uhci_regs_t;
88
89#define UHCI_FRAME_LIST_COUNT 1024
90#define UHCI_INT_EMULATOR_TIMEOUT 10000
91#define UHCI_DEBUGER_TIMEOUT 5000000
92#define UHCI_ALLOWED_HW_FAIL 5
93#define UHCI_NEEDED_IRQ_COMMANDS 5
94
95/** Main UHCI driver structure */
96typedef struct hc {
97 uhci_rh_t rh;
98 /** Addresses of I/O registers */
99 uhci_regs_t *registers;
100
101 /** Frame List contains 1024 link pointers */
102 link_pointer_t *frame_list;
103
104 /** List and queue of interrupt transfers */
105 transfer_list_t transfers_interrupt;
106 /** List and queue of low speed control transfers */
107 transfer_list_t transfers_control_slow;
108 /** List and queue of full speed bulk transfers */
109 transfer_list_t transfers_bulk_full;
110 /** List and queue of full speed control transfers */
111 transfer_list_t transfers_control_full;
112
113 /** Pointer table to the above lists, helps during scheduling */
114 transfer_list_t *transfers[2][4];
115 /** Fibril periodically checking status register*/
116 fid_t interrupt_emulator;
117 /** Indicator of hw interrupts availability */
118 bool hw_interrupts;
119
120 /** Number of hw failures detected. */
121 unsigned hw_failures;
122} hc_t;
123
124size_t hc_irq_pio_range_count(void);
125size_t hc_irq_cmd_count(void);
126int hc_get_irq_code(irq_pio_range_t [], size_t, irq_cmd_t [], size_t, uintptr_t,
127 size_t);
128void hc_interrupt(hc_t *instance, uint16_t status);
129int hc_init(hc_t *instance, void *regs, size_t reg_size, bool interupts);
130int hc_schedule(hcd_t *hcd, usb_transfer_batch_t *batch);
131
132/** Safely dispose host controller internal structures
133 *
134 * @param[in] instance Host controller structure to use.
135 */
136static inline void hc_fini(hc_t *instance) {} /* TODO: implement*/
137#endif
138/**
139 * @}
140 */
Note: See TracBrowser for help on using the repository browser.