1 | /*
|
---|
2 | * Copyright (c) 2011 Jan Vesely
|
---|
3 | * All rights reserved.
|
---|
4 | *
|
---|
5 | * Redistribution and use in source and binary forms, with or without
|
---|
6 | * modification, are permitted provided that the following conditions
|
---|
7 | * are met:
|
---|
8 | *
|
---|
9 | * - Redistributions of source code must retain the above copyright
|
---|
10 | * notice, this list of conditions and the following disclaimer.
|
---|
11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
12 | * notice, this list of conditions and the following disclaimer in the
|
---|
13 | * documentation and/or other materials provided with the distribution.
|
---|
14 | * - The name of the author may not be used to endorse or promote products
|
---|
15 | * derived from this software without specific prior written permission.
|
---|
16 | *
|
---|
17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
27 | */
|
---|
28 |
|
---|
29 | /** @addtogroup drvusbuhcihc
|
---|
30 | * @{
|
---|
31 | */
|
---|
32 | /** @file
|
---|
33 | * @brief UHCI host controller driver structure
|
---|
34 | */
|
---|
35 | #ifndef DRV_UHCI_HC_H
|
---|
36 | #define DRV_UHCI_HC_H
|
---|
37 |
|
---|
38 | #include <device/hw_res_parsed.h>
|
---|
39 | #include <fibril.h>
|
---|
40 | #include <macros.h>
|
---|
41 | #include <stdbool.h>
|
---|
42 | #include <sys/types.h>
|
---|
43 | #include <usb/host/hcd.h>
|
---|
44 | #include <usb/host/usb_transfer_batch.h>
|
---|
45 |
|
---|
46 | #include "uhci_rh.h"
|
---|
47 | #include "transfer_list.h"
|
---|
48 | #include "hw_struct/link_pointer.h"
|
---|
49 |
|
---|
50 | /** UHCI I/O registers layout */
|
---|
51 | typedef struct uhci_regs {
|
---|
52 | /** Command register, controls HC behaviour */
|
---|
53 | ioport16_t usbcmd;
|
---|
54 | #define UHCI_CMD_MAX_PACKET (1 << 7)
|
---|
55 | #define UHCI_CMD_CONFIGURE (1 << 6)
|
---|
56 | #define UHCI_CMD_DEBUG (1 << 5)
|
---|
57 | #define UHCI_CMD_FORCE_GLOBAL_RESUME (1 << 4)
|
---|
58 | #define UHCI_CMD_FORCE_GLOBAL_SUSPEND (1 << 3)
|
---|
59 | #define UHCI_CMD_GLOBAL_RESET (1 << 2)
|
---|
60 | #define UHCI_CMD_HCRESET (1 << 1)
|
---|
61 | #define UHCI_CMD_RUN_STOP (1 << 0)
|
---|
62 |
|
---|
63 | /** Status register, 1 means interrupt is asserted (if enabled) */
|
---|
64 | ioport16_t usbsts;
|
---|
65 | #define UHCI_STATUS_HALTED (1 << 5)
|
---|
66 | #define UHCI_STATUS_PROCESS_ERROR (1 << 4)
|
---|
67 | #define UHCI_STATUS_SYSTEM_ERROR (1 << 3)
|
---|
68 | #define UHCI_STATUS_RESUME (1 << 2)
|
---|
69 | #define UHCI_STATUS_ERROR_INTERRUPT (1 << 1)
|
---|
70 | #define UHCI_STATUS_INTERRUPT (1 << 0)
|
---|
71 | #define UHCI_STATUS_NM_INTERRUPTS \
|
---|
72 | (UHCI_STATUS_PROCESS_ERROR | UHCI_STATUS_SYSTEM_ERROR)
|
---|
73 |
|
---|
74 | /** Interrupt enabled registers */
|
---|
75 | ioport16_t usbintr;
|
---|
76 | #define UHCI_INTR_SHORT_PACKET (1 << 3)
|
---|
77 | #define UHCI_INTR_COMPLETE (1 << 2)
|
---|
78 | #define UHCI_INTR_RESUME (1 << 1)
|
---|
79 | #define UHCI_INTR_CRC (1 << 0)
|
---|
80 |
|
---|
81 | /** Register stores frame number used in SOF packet */
|
---|
82 | ioport16_t frnum;
|
---|
83 |
|
---|
84 | /** Pointer(physical) to the Frame List */
|
---|
85 | ioport32_t flbaseadd;
|
---|
86 |
|
---|
87 | /** SOF modification to match external timers */
|
---|
88 | ioport8_t sofmod;
|
---|
89 |
|
---|
90 | PADD8[3];
|
---|
91 | ioport16_t ports[];
|
---|
92 | } uhci_regs_t;
|
---|
93 |
|
---|
94 | #define UHCI_FRAME_LIST_COUNT 1024
|
---|
95 | #define UHCI_DEBUGER_TIMEOUT 5000000
|
---|
96 | #define UHCI_ALLOWED_HW_FAIL 5
|
---|
97 |
|
---|
98 | /** Main UHCI driver structure */
|
---|
99 | typedef struct hc {
|
---|
100 | uhci_rh_t rh;
|
---|
101 | /** Addresses of I/O registers */
|
---|
102 | uhci_regs_t *registers;
|
---|
103 |
|
---|
104 | /** Frame List contains 1024 link pointers */
|
---|
105 | link_pointer_t *frame_list;
|
---|
106 |
|
---|
107 | /** List and queue of interrupt transfers */
|
---|
108 | transfer_list_t transfers_interrupt;
|
---|
109 | /** List and queue of low speed control transfers */
|
---|
110 | transfer_list_t transfers_control_slow;
|
---|
111 | /** List and queue of full speed bulk transfers */
|
---|
112 | transfer_list_t transfers_bulk_full;
|
---|
113 | /** List and queue of full speed control transfers */
|
---|
114 | transfer_list_t transfers_control_full;
|
---|
115 |
|
---|
116 | /** Pointer table to the above lists, helps during scheduling */
|
---|
117 | transfer_list_t *transfers[2][4];
|
---|
118 | /** Indicator of hw interrupts availability */
|
---|
119 | bool hw_interrupts;
|
---|
120 |
|
---|
121 | /** Number of hw failures detected. */
|
---|
122 | unsigned hw_failures;
|
---|
123 | } hc_t;
|
---|
124 |
|
---|
125 | int hc_init(hc_t *instance, const hw_res_list_parsed_t *hw_res, bool interupts);
|
---|
126 | void hc_fini(hc_t *instance);
|
---|
127 | int hc_gen_irq_code(irq_code_t *code, const hw_res_list_parsed_t *hw_res);
|
---|
128 |
|
---|
129 | void hc_interrupt(hc_t *instance, uint16_t status);
|
---|
130 | int hc_status(hcd_t *hcd, uint32_t *status);
|
---|
131 | int hc_schedule(hcd_t *hcd, usb_transfer_batch_t *batch);
|
---|
132 |
|
---|
133 | #endif
|
---|
134 |
|
---|
135 | /**
|
---|
136 | * @}
|
---|
137 | */
|
---|