source: mainline/uspace/drv/bus/usb/uhci/hc.h@ 3afb758

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 3afb758 was 3afb758, checked in by Jan Vesely <jano.vesely@…>, 14 years ago

UHCI: Remove old code

Add support for hcd_t destruction.

  • Property mode set to 100644
File size: 4.5 KB
Line 
1/*
2 * Copyright (c) 2011 Jan Vesely
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup drvusbuhcihc
30 * @{
31 */
32/** @file
33 * @brief UHCI host controller driver structure
34 */
35#ifndef DRV_UHCI_HC_H
36#define DRV_UHCI_HC_H
37
38#include <fibril.h>
39#include <ddi.h>
40
41#include <usb/host/batch.h>
42#include <usb/host/hcd.h>
43
44#include "transfer_list.h"
45
46/** UHCI I/O registers layout */
47typedef struct uhci_regs {
48 /** Command register, controls HC behaviour */
49 uint16_t usbcmd;
50#define UHCI_CMD_MAX_PACKET (1 << 7)
51#define UHCI_CMD_CONFIGURE (1 << 6)
52#define UHCI_CMD_DEBUG (1 << 5)
53#define UHCI_CMD_FORCE_GLOBAL_RESUME (1 << 4)
54#define UHCI_CMD_FORCE_GLOBAL_SUSPEND (1 << 3)
55#define UHCI_CMD_GLOBAL_RESET (1 << 2)
56#define UHCI_CMD_HCRESET (1 << 1)
57#define UHCI_CMD_RUN_STOP (1 << 0)
58
59 /** Status register, 1 means interrupt is asserted (if enabled) */
60 uint16_t usbsts;
61#define UHCI_STATUS_HALTED (1 << 5)
62#define UHCI_STATUS_PROCESS_ERROR (1 << 4)
63#define UHCI_STATUS_SYSTEM_ERROR (1 << 3)
64#define UHCI_STATUS_RESUME (1 << 2)
65#define UHCI_STATUS_ERROR_INTERRUPT (1 << 1)
66#define UHCI_STATUS_INTERRUPT (1 << 0)
67#define UHCI_STATUS_NM_INTERRUPTS \
68 (UHCI_STATUS_PROCESS_ERROR | UHCI_STATUS_SYSTEM_ERROR)
69
70 /** Interrupt enabled registers */
71 uint16_t usbintr;
72#define UHCI_INTR_SHORT_PACKET (1 << 3)
73#define UHCI_INTR_COMPLETE (1 << 2)
74#define UHCI_INTR_RESUME (1 << 1)
75#define UHCI_INTR_CRC (1 << 0)
76
77 /** Register stores frame number used in SOF packet */
78 uint16_t frnum;
79
80 /** Pointer(physical) to the Frame List */
81 uint32_t flbaseadd;
82
83 /** SOF modification to match external timers */
84 uint8_t sofmod;
85} uhci_regs_t;
86
87#define UHCI_FRAME_LIST_COUNT 1024
88#define UHCI_INT_EMULATOR_TIMEOUT 10000
89#define UHCI_DEBUGER_TIMEOUT 5000000
90#define UHCI_ALLOWED_HW_FAIL 5
91#define UHCI_NEEDED_IRQ_COMMANDS 5
92
93/** Main UHCI driver structure */
94typedef struct hc {
95 /** Generic HCD driver structure */
96 hcd_t generic;
97
98 /** Addresses of I/O registers */
99 uhci_regs_t *registers;
100
101 /** Frame List contains 1024 link pointers */
102 link_pointer_t *frame_list;
103
104 /** List and queue of interrupt transfers */
105 transfer_list_t transfers_interrupt;
106 /** List and queue of low speed control transfers */
107 transfer_list_t transfers_control_slow;
108 /** List and queue of full speed bulk transfers */
109 transfer_list_t transfers_bulk_full;
110 /** List and queue of full speed control transfers */
111 transfer_list_t transfers_control_full;
112
113 /** Pointer table to the above lists, helps during scheduling */
114 transfer_list_t *transfers[2][4];
115 /** Fibril periodically checking status register*/
116 fid_t interrupt_emulator;
117 /** Indicator of hw interrupts availability */
118 bool hw_interrupts;
119
120 /** Number of hw failures detected. */
121 unsigned hw_failures;
122} hc_t;
123
124size_t hc_irq_cmd_count(void);
125int hc_get_irq_commands(
126 irq_cmd_t cmds[], size_t cmd_size, uintptr_t regs, size_t reg_size);
127void hc_interrupt(hc_t *instance, uint16_t status);
128int hc_init(hc_t *instance, void *regs, size_t reg_size, bool interupts);
129
130/** Safely dispose host controller internal structures
131 *
132 * @param[in] instance Host controller structure to use.
133 */
134static inline void hc_fini(hc_t *instance) {} /* TODO: implement*/
135#endif
136/**
137 * @}
138 */
Note: See TracBrowser for help on using the repository browser.