source: mainline/uspace/drv/bus/usb/uhci/hc.h@ 53332b5b

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 53332b5b was a720ff6, checked in by Jan Vesely <jano.vesely@…>, 13 years ago

uhci: Use helper routines provided by libusbhost

  • Property mode set to 100644
File size: 4.5 KB
RevLine 
[9351353]1/*
[a9f91cd]2 * Copyright (c) 2011 Jan Vesely
[9351353]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[17ceb72]29/** @addtogroup drvusbuhcihc
[9351353]30 * @{
31 */
32/** @file
[17ceb72]33 * @brief UHCI host controller driver structure
[9351353]34 */
[23f40280]35#ifndef DRV_UHCI_HC_H
36#define DRV_UHCI_HC_H
[9351353]37
38#include <fibril.h>
[5fe0a697]39#include <usb/host/hcd.h>
[9351353]40
41#include "transfer_list.h"
42
[ea993d18]43/** UHCI I/O registers layout */
[9351353]44typedef struct uhci_regs {
[ea993d18]45 /** Command register, controls HC behaviour */
[9351353]46 uint16_t usbcmd;
47#define UHCI_CMD_MAX_PACKET (1 << 7)
48#define UHCI_CMD_CONFIGURE (1 << 6)
49#define UHCI_CMD_DEBUG (1 << 5)
50#define UHCI_CMD_FORCE_GLOBAL_RESUME (1 << 4)
51#define UHCI_CMD_FORCE_GLOBAL_SUSPEND (1 << 3)
52#define UHCI_CMD_GLOBAL_RESET (1 << 2)
53#define UHCI_CMD_HCRESET (1 << 1)
54#define UHCI_CMD_RUN_STOP (1 << 0)
55
[ea993d18]56 /** Status register, 1 means interrupt is asserted (if enabled) */
[9351353]57 uint16_t usbsts;
58#define UHCI_STATUS_HALTED (1 << 5)
59#define UHCI_STATUS_PROCESS_ERROR (1 << 4)
60#define UHCI_STATUS_SYSTEM_ERROR (1 << 3)
61#define UHCI_STATUS_RESUME (1 << 2)
62#define UHCI_STATUS_ERROR_INTERRUPT (1 << 1)
63#define UHCI_STATUS_INTERRUPT (1 << 0)
[302a4b6]64#define UHCI_STATUS_NM_INTERRUPTS \
65 (UHCI_STATUS_PROCESS_ERROR | UHCI_STATUS_SYSTEM_ERROR)
[9351353]66
[ea993d18]67 /** Interrupt enabled registers */
[9351353]68 uint16_t usbintr;
69#define UHCI_INTR_SHORT_PACKET (1 << 3)
70#define UHCI_INTR_COMPLETE (1 << 2)
71#define UHCI_INTR_RESUME (1 << 1)
72#define UHCI_INTR_CRC (1 << 0)
73
[ea993d18]74 /** Register stores frame number used in SOF packet */
[9351353]75 uint16_t frnum;
[ea993d18]76
77 /** Pointer(physical) to the Frame List */
[9351353]78 uint32_t flbaseadd;
[ea993d18]79
80 /** SOF modification to match external timers */
[9351353]81 uint8_t sofmod;
[dfe4955]82} uhci_regs_t;
[9351353]83
84#define UHCI_FRAME_LIST_COUNT 1024
[27205841]85#define UHCI_INT_EMULATOR_TIMEOUT 10000
[9351353]86#define UHCI_DEBUGER_TIMEOUT 5000000
[fcc525d]87#define UHCI_ALLOWED_HW_FAIL 5
[af81980]88#define UHCI_NEEDED_IRQ_COMMANDS 5
[9351353]89
[02cacce]90/** Main UHCI driver structure */
[c01cd32]91typedef struct hc {
[ea993d18]92 /** Addresses of I/O registers */
[dfe4955]93 uhci_regs_t *registers;
[9351353]94
[ea993d18]95 /** Frame List contains 1024 link pointers */
[9351353]96 link_pointer_t *frame_list;
97
[ea993d18]98 /** List and queue of interrupt transfers */
99 transfer_list_t transfers_interrupt;
100 /** List and queue of low speed control transfers */
101 transfer_list_t transfers_control_slow;
102 /** List and queue of full speed bulk transfers */
[9351353]103 transfer_list_t transfers_bulk_full;
[ea993d18]104 /** List and queue of full speed control transfers */
[9351353]105 transfer_list_t transfers_control_full;
106
[ea993d18]107 /** Pointer table to the above lists, helps during scheduling */
[9351353]108 transfer_list_t *transfers[2][4];
[ea993d18]109 /** Fibril periodically checking status register*/
110 fid_t interrupt_emulator;
111 /** Indicator of hw interrupts availability */
[ff34e5a]112 bool hw_interrupts;
[9351353]113
[ea993d18]114 /** Number of hw failures detected. */
115 unsigned hw_failures;
[c01cd32]116} hc_t;
[3afb758]117
[d57122c]118size_t hc_irq_pio_range_count(void);
[dfe4955]119size_t hc_irq_cmd_count(void);
[d57122c]120int hc_get_irq_code(irq_pio_range_t [], size_t, irq_cmd_t [], size_t, uintptr_t,
121 size_t);
[c01cd32]122void hc_interrupt(hc_t *instance, uint16_t status);
[3afb758]123int hc_init(hc_t *instance, void *regs, size_t reg_size, bool interupts);
[a720ff6]124int hc_schedule(hcd_t *hcd, usb_transfer_batch_t *batch);
[9351353]125
[17ceb72]126/** Safely dispose host controller internal structures
127 *
128 * @param[in] instance Host controller structure to use.
129 */
[3afb758]130static inline void hc_fini(hc_t *instance) {} /* TODO: implement*/
[9351353]131#endif
132/**
133 * @}
134 */
Note: See TracBrowser for help on using the repository browser.