source: mainline/uspace/drv/bus/usb/uhci/hc.h@ 15d0046

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 15d0046 was b5111c46, checked in by Jiri Svoboda <jiri@…>, 11 years ago

Convert OHCI and UHCI away from DDF_DATA_IMPLANT.

  • Property mode set to 100644
File size: 4.6 KB
RevLine 
[9351353]1/*
[a9f91cd]2 * Copyright (c) 2011 Jan Vesely
[9351353]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[17ceb72]29/** @addtogroup drvusbuhcihc
[9351353]30 * @{
31 */
32/** @file
[17ceb72]33 * @brief UHCI host controller driver structure
[9351353]34 */
[23f40280]35#ifndef DRV_UHCI_HC_H
36#define DRV_UHCI_HC_H
[9351353]37
[b5111c46]38#include <ddf/driver.h>
[c53007f]39#include <ddf/interrupt.h>
[7de1988c]40#include <device/hw_res_parsed.h>
[9351353]41#include <fibril.h>
[5fe0a697]42#include <usb/host/hcd.h>
[9351353]43
44#include "transfer_list.h"
45
[ea993d18]46/** UHCI I/O registers layout */
[9351353]47typedef struct uhci_regs {
[ea993d18]48 /** Command register, controls HC behaviour */
[d52ab7b]49 ioport16_t usbcmd;
[9351353]50#define UHCI_CMD_MAX_PACKET (1 << 7)
51#define UHCI_CMD_CONFIGURE (1 << 6)
52#define UHCI_CMD_DEBUG (1 << 5)
53#define UHCI_CMD_FORCE_GLOBAL_RESUME (1 << 4)
54#define UHCI_CMD_FORCE_GLOBAL_SUSPEND (1 << 3)
55#define UHCI_CMD_GLOBAL_RESET (1 << 2)
56#define UHCI_CMD_HCRESET (1 << 1)
57#define UHCI_CMD_RUN_STOP (1 << 0)
58
[ea993d18]59 /** Status register, 1 means interrupt is asserted (if enabled) */
[d52ab7b]60 ioport16_t usbsts;
[9351353]61#define UHCI_STATUS_HALTED (1 << 5)
62#define UHCI_STATUS_PROCESS_ERROR (1 << 4)
63#define UHCI_STATUS_SYSTEM_ERROR (1 << 3)
64#define UHCI_STATUS_RESUME (1 << 2)
65#define UHCI_STATUS_ERROR_INTERRUPT (1 << 1)
66#define UHCI_STATUS_INTERRUPT (1 << 0)
[302a4b6]67#define UHCI_STATUS_NM_INTERRUPTS \
68 (UHCI_STATUS_PROCESS_ERROR | UHCI_STATUS_SYSTEM_ERROR)
[9351353]69
[ea993d18]70 /** Interrupt enabled registers */
[d52ab7b]71 ioport16_t usbintr;
[9351353]72#define UHCI_INTR_SHORT_PACKET (1 << 3)
73#define UHCI_INTR_COMPLETE (1 << 2)
74#define UHCI_INTR_RESUME (1 << 1)
75#define UHCI_INTR_CRC (1 << 0)
76
[ea993d18]77 /** Register stores frame number used in SOF packet */
[d52ab7b]78 ioport16_t frnum;
[ea993d18]79
80 /** Pointer(physical) to the Frame List */
[d52ab7b]81 ioport32_t flbaseadd;
[ea993d18]82
83 /** SOF modification to match external timers */
[d52ab7b]84 ioport8_t sofmod;
[dfe4955]85} uhci_regs_t;
[9351353]86
87#define UHCI_FRAME_LIST_COUNT 1024
[27205841]88#define UHCI_INT_EMULATOR_TIMEOUT 10000
[9351353]89#define UHCI_DEBUGER_TIMEOUT 5000000
[fcc525d]90#define UHCI_ALLOWED_HW_FAIL 5
[af81980]91#define UHCI_NEEDED_IRQ_COMMANDS 5
[9351353]92
[02cacce]93/** Main UHCI driver structure */
[c01cd32]94typedef struct hc {
[3afb758]95 /** Generic HCD driver structure */
[b5111c46]96 hcd_t *generic;
[9351353]97
[ea993d18]98 /** Addresses of I/O registers */
[dfe4955]99 uhci_regs_t *registers;
[9351353]100
[ea993d18]101 /** Frame List contains 1024 link pointers */
[9351353]102 link_pointer_t *frame_list;
103
[ea993d18]104 /** List and queue of interrupt transfers */
105 transfer_list_t transfers_interrupt;
106 /** List and queue of low speed control transfers */
107 transfer_list_t transfers_control_slow;
108 /** List and queue of full speed bulk transfers */
[9351353]109 transfer_list_t transfers_bulk_full;
[ea993d18]110 /** List and queue of full speed control transfers */
[9351353]111 transfer_list_t transfers_control_full;
112
[ea993d18]113 /** Pointer table to the above lists, helps during scheduling */
[9351353]114 transfer_list_t *transfers[2][4];
[ea993d18]115 /** Fibril periodically checking status register*/
116 fid_t interrupt_emulator;
117 /** Indicator of hw interrupts availability */
[ff34e5a]118 bool hw_interrupts;
[9351353]119
[ea993d18]120 /** Number of hw failures detected. */
121 unsigned hw_failures;
[c01cd32]122} hc_t;
[3afb758]123
[7de1988c]124int hc_register_irq_handler(ddf_dev_t *, addr_range_t *, int,
125 interrupt_handler_t);
126int hc_get_irq_code(irq_pio_range_t [], size_t, irq_cmd_t [], size_t,
127 addr_range_t *);
[c01cd32]128void hc_interrupt(hc_t *instance, uint16_t status);
[b5111c46]129int hc_init(hc_t *, ddf_fun_t *, addr_range_t *, bool);
[9351353]130
[17ceb72]131/** Safely dispose host controller internal structures
132 *
133 * @param[in] instance Host controller structure to use.
134 */
[3afb758]135static inline void hc_fini(hc_t *instance) {} /* TODO: implement*/
[9351353]136#endif
[7de1988c]137
[9351353]138/**
139 * @}
140 */
Note: See TracBrowser for help on using the repository browser.