source: mainline/uspace/drv/bus/usb/ehci/res.c@ 8bfb163

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 8bfb163 was a1732929, checked in by Ondřej Hlavatý <aearsis@…>, 8 years ago

usb: unified logging

Use logger instead of printf. Logger adds newlines automatically.

  • Property mode set to 100644
File size: 6.2 KB
Line 
1/*
2 * Copyright (c) 2011 Jan Vesely
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/**
30 * @addtogroup drvusbehci
31 * @{
32 */
33/**
34 * @file
35 * PCI related functions needed by the EHCI driver.
36 */
37
38#include <errno.h>
39#include <str_error.h>
40#include <assert.h>
41#include <ddf/driver.h>
42#include <ddi.h>
43#include <usb/debug.h>
44#include <device/hw_res_parsed.h>
45#include <pci_dev_iface.h>
46
47#include "hc.h"
48#include "res.h"
49#include "ehci_regs.h"
50
51#define USBLEGSUP_OFFSET 0
52#define USBLEGSUP_BIOS_CONTROL (1 << 16)
53#define USBLEGSUP_OS_CONTROL (1 << 24)
54#define USBLEGCTLSTS_OFFSET 4
55
56#define DEFAULT_WAIT 1000
57#define WAIT_STEP 10
58
59/** Implements BIOS hands-off routine as described in EHCI spec
60 *
61 * @param device EHCI device
62 * @param eecp Value of EHCI Extended Capabilities pointer.
63 * @return Error code.
64 */
65static int disable_extended_caps(async_sess_t *parent_sess, unsigned eecp)
66{
67 /* nothing to do */
68 if (eecp == 0)
69 return EOK;
70
71 /* Read the first EEC. i.e. Legacy Support register */
72 uint32_t usblegsup;
73 int ret = pci_config_space_read_32(parent_sess,
74 eecp + USBLEGSUP_OFFSET, &usblegsup);
75 if (ret != EOK) {
76 usb_log_error("Failed to read USBLEGSUP: %s.", str_error(ret));
77 return ret;
78 }
79 usb_log_debug2("USBLEGSUP: %" PRIx32 ".", usblegsup);
80
81 /* Request control from firmware/BIOS by writing 1 to highest
82 * byte. (OS Control semaphore)*/
83 usb_log_debug("Requesting OS control.");
84 ret = pci_config_space_write_8(parent_sess,
85 eecp + USBLEGSUP_OFFSET + 3, 1);
86 if (ret != EOK) {
87 usb_log_error("Failed to request OS EHCI control: %s.",
88 str_error(ret));
89 return ret;
90 }
91
92 size_t wait = 0;
93 /* Wait for BIOS to release control. */
94 ret = pci_config_space_read_32(
95 parent_sess, eecp + USBLEGSUP_OFFSET, &usblegsup);
96 while ((ret == EOK) && (wait < DEFAULT_WAIT)
97 && (usblegsup & USBLEGSUP_BIOS_CONTROL)) {
98 async_usleep(WAIT_STEP);
99 ret = pci_config_space_read_32(parent_sess,
100 eecp + USBLEGSUP_OFFSET, &usblegsup);
101 wait += WAIT_STEP;
102 }
103
104 if ((usblegsup & USBLEGSUP_BIOS_CONTROL) == 0) {
105 usb_log_info("BIOS released control after %zu usec.", wait);
106 return EOK;
107 }
108
109 /* BIOS failed to hand over control, this should not happen. */
110 usb_log_warning( "BIOS failed to release control after "
111 "%zu usecs, force it.", wait);
112 ret = pci_config_space_write_32(parent_sess,
113 eecp + USBLEGSUP_OFFSET, USBLEGSUP_OS_CONTROL);
114 if (ret != EOK) {
115 usb_log_error("Failed to force OS control: %s.",
116 str_error(ret));
117 return ret;
118 }
119
120 /*
121 * Check capability type here, value of 01h identifies the capability
122 * as Legacy Support. This extended capability requires one additional
123 * 32-bit register for control/status information and this register is
124 * located at offset EECP+04h
125 */
126 if ((usblegsup & 0xff) == 1) {
127 /* Read the second EEC Legacy Support and Control register */
128 uint32_t usblegctlsts;
129 ret = pci_config_space_read_32(parent_sess,
130 eecp + USBLEGCTLSTS_OFFSET, &usblegctlsts);
131 if (ret != EOK) {
132 usb_log_error("Failed to get USBLEGCTLSTS: %s.",
133 str_error(ret));
134 return ret;
135 }
136 usb_log_debug2("USBLEGCTLSTS: %" PRIx32 ".", usblegctlsts);
137 /*
138 * Zero SMI enables in legacy control register.
139 * It should prevent pre-OS code from
140 * interfering. NOTE: Three upper bits are WC
141 */
142 ret = pci_config_space_write_32(parent_sess,
143 eecp + USBLEGCTLSTS_OFFSET, 0xe0000000);
144 if (ret != EOK) {
145 usb_log_error("Failed to zero USBLEGCTLSTS: %s",
146 str_error(ret));
147 return ret;
148 }
149
150 udelay(10);
151 /* read again to amke sure it's zeroed */
152 ret = pci_config_space_read_32(parent_sess,
153 eecp + USBLEGCTLSTS_OFFSET, &usblegctlsts);
154 if (ret != EOK) {
155 usb_log_error("Failed to get USBLEGCTLSTS 2: %s.",
156 str_error(ret));
157 return ret;
158 }
159 usb_log_debug2("Zeroed USBLEGCTLSTS: %" PRIx32 ".",
160 usblegctlsts);
161 }
162
163 /* Read again Legacy Support register */
164 ret = pci_config_space_read_32(parent_sess,
165 eecp + USBLEGSUP_OFFSET, &usblegsup);
166 if (ret != EOK) {
167 usb_log_error("Failed to read USBLEGSUP: %s.",
168 str_error(ret));
169 return ret;
170 }
171 usb_log_debug2("USBLEGSUP: %" PRIx32 ".", usblegsup);
172 return ret;
173}
174
175int disable_legacy(hc_device_t *hcd)
176{
177 hc_t *hc = hcd_to_hc(hcd);
178
179 async_sess_t *parent_sess = ddf_dev_parent_sess_get(hcd->ddf_dev);
180 if (parent_sess == NULL)
181 return ENOMEM;
182
183 usb_log_debug("Disabling EHCI legacy support.");
184
185
186 const uint32_t hcc_params = EHCI_RD(hc->caps->hccparams);
187 usb_log_debug2("Value of hcc params register: %x.", hcc_params);
188
189 /* Read value of EHCI Extended Capabilities Pointer
190 * position of EEC registers (points to PCI config space) */
191 const uint32_t eecp =
192 (hcc_params >> EHCI_CAPS_HCC_EECP_SHIFT) & EHCI_CAPS_HCC_EECP_MASK;
193 usb_log_debug2("Value of EECP: %x.", eecp);
194
195 int ret = disable_extended_caps(parent_sess, eecp);
196 if (ret != EOK) {
197 usb_log_error("Failed to disable extended capabilities: %s.",
198 str_error(ret));
199 goto clean;
200 }
201clean:
202 async_hangup(parent_sess);
203 return ret;
204}
205
206/**
207 * @}
208 */
Note: See TracBrowser for help on using the repository browser.