source: mainline/kernel/generic/src/ipc/irq.c@ 1ce4189

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 1ce4189 was 180255f, checked in by Jan Vesely <jano.vesely@…>, 14 years ago

Implement access to memory mapped register in irq pseudocode.

  • Property mode set to 100644
File size: 16.1 KB
RevLine 
[162f919]1/*
[df4ed85]2 * Copyright (c) 2006 Ondrej Palkovsky
3 * Copyright (c) 2006 Jakub Jermar
[162f919]4 * All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 *
10 * - Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * - Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * - The name of the author may not be used to endorse or promote products
16 * derived from this software without specific prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 */
29
[cc73a8a1]30/** @addtogroup genericipc
[b45c443]31 * @{
32 */
[da1bafb]33
[cc73a8a1]34/**
35 * @file
36 * @brief IRQ notification framework.
[bdc5c516]37 *
38 * This framework allows applications to register to receive a notification
39 * when interrupt is detected. The application may provide a simple 'top-half'
40 * handler as part of its registration, which can perform simple operations
41 * (read/write port/memory, add information to notification ipc message).
42 *
43 * The structure of a notification message is as follows:
[8add9ca5]44 * - IMETHOD: interface and method as registered by the SYS_REGISTER_IRQ
[228e490]45 * syscall
[43752b6]46 * - ARG1: payload modified by a 'top-half' handler
[2b017ba]47 * - ARG2: payload modified by a 'top-half' handler
48 * - ARG3: payload modified by a 'top-half' handler
[cecb0789]49 * - ARG4: payload modified by a 'top-half' handler
50 * - ARG5: payload modified by a 'top-half' handler
[43752b6]51 * - in_phone_hash: interrupt counter (may be needed to assure correct order
[228e490]52 * in multithreaded drivers)
[cecb0789]53 *
54 * Note on synchronization for ipc_irq_register(), ipc_irq_unregister(),
55 * ipc_irq_cleanup() and IRQ handlers:
56 *
57 * By always taking all of the uspace IRQ hash table lock, IRQ structure lock
58 * and answerbox lock, we can rule out race conditions between the
59 * registration functions and also the cleanup function. Thus the observer can
60 * either see the IRQ structure present in both the hash table and the
61 * answerbox list or absent in both. Views in which the IRQ structure would be
62 * linked in the hash table but not in the answerbox list, or vice versa, are
63 * not possible.
64 *
65 * By always taking the hash table lock and the IRQ structure lock, we can
66 * rule out a scenario in which we would free up an IRQ structure, which is
67 * still referenced by, for example, an IRQ handler. The locking scheme forces
68 * us to lock the IRQ structure only after any progressing IRQs on that
69 * structure are finished. Because we hold the hash table lock, we prevent new
70 * IRQs from taking new references to the IRQ structure.
[da1bafb]71 *
[bdc5c516]72 */
73
[162f919]74#include <arch.h>
75#include <mm/slab.h>
76#include <errno.h>
[2b017ba]77#include <ddi/irq.h>
[162f919]78#include <ipc/ipc.h>
79#include <ipc/irq.h>
[e3c762cd]80#include <syscall/copy.h>
[d0c5901]81#include <console/console.h>
[253f35a1]82#include <print.h>
[162f919]83
[cecb0789]84/** Free the top-half pseudocode.
[8b243f2]85 *
[da1bafb]86 * @param code Pointer to the top-half pseudocode.
87 *
[8b243f2]88 */
[162f919]89static void code_free(irq_code_t *code)
90{
91 if (code) {
92 free(code->cmds);
93 free(code);
94 }
95}
96
[cecb0789]97/** Copy the top-half pseudocode from userspace into the kernel.
[8b243f2]98 *
[da1bafb]99 * @param ucode Userspace address of the top-half pseudocode.
100 *
101 * @return Kernel address of the copied pseudocode.
[8b243f2]102 *
103 */
104static irq_code_t *code_from_uspace(irq_code_t *ucode)
[162f919]105{
[da1bafb]106 irq_code_t *code = malloc(sizeof(*code), 0);
107 int rc = copy_from_uspace(code, ucode, sizeof(*code));
[e3c762cd]108 if (rc != 0) {
109 free(code);
110 return NULL;
111 }
[162f919]112
113 if (code->cmdcount > IRQ_MAX_PROG_SIZE) {
114 free(code);
115 return NULL;
116 }
[da1bafb]117
118 irq_cmd_t *ucmds = code->cmds;
[8b243f2]119 code->cmds = malloc(sizeof(code->cmds[0]) * code->cmdcount, 0);
120 rc = copy_from_uspace(code->cmds, ucmds,
121 sizeof(code->cmds[0]) * code->cmdcount);
[e3c762cd]122 if (rc != 0) {
123 free(code->cmds);
124 free(code);
125 return NULL;
126 }
[da1bafb]127
[162f919]128 return code;
129}
130
[2b017ba]131/** Register an answerbox as a receiving end for IRQ notifications.
132 *
[78ffb70]133 * @param box Receiving answerbox.
134 * @param inr IRQ number.
135 * @param devno Device number.
136 * @param imethod Interface and method to be associated with the
137 * notification.
138 * @param ucode Uspace pointer to top-half pseudocode.
139 * @return EOK on success or a negative error code.
[2b017ba]140 *
141 */
[8b243f2]142int ipc_irq_register(answerbox_t *box, inr_t inr, devno_t devno,
[228e490]143 sysarg_t imethod, irq_code_t *ucode)
[162f919]144{
[96b02eb9]145 sysarg_t key[] = {
146 (sysarg_t) inr,
147 (sysarg_t) devno
[cecb0789]148 };
[78ffb70]149
150 if ((inr < 0) || (inr > last_inr))
151 return ELIMIT;
[c822026]152
[da1bafb]153 irq_code_t *code;
[162f919]154 if (ucode) {
155 code = code_from_uspace(ucode);
156 if (!code)
157 return EBADMEM;
[da1bafb]158 } else
[162f919]159 code = NULL;
[c822026]160
[cecb0789]161 /*
162 * Allocate and populate the IRQ structure.
163 */
[da1bafb]164 irq_t *irq = malloc(sizeof(irq_t), 0);
165
[cecb0789]166 irq_initialize(irq);
167 irq->devno = devno;
168 irq->inr = inr;
169 irq->claim = ipc_irq_top_half_claim;
[691eb52]170 irq->handler = ipc_irq_top_half_handler;
[4874c2d]171 irq->notif_cfg.notify = true;
[2b017ba]172 irq->notif_cfg.answerbox = box;
[228e490]173 irq->notif_cfg.imethod = imethod;
[2b017ba]174 irq->notif_cfg.code = code;
175 irq->notif_cfg.counter = 0;
[180255f]176 irq->driver_as = AS;
[c822026]177
[cecb0789]178 /*
179 * Enlist the IRQ structure in the uspace IRQ hash table and the
180 * answerbox's list.
181 */
[da1bafb]182 irq_spinlock_lock(&irq_uspace_hash_table_lock, true);
183
184 link_t *hlp = hash_table_find(&irq_uspace_hash_table, key);
[2845930]185 if (hlp) {
[da1bafb]186 irq_t *hirq = hash_table_get_instance(hlp, irq_t, link);
[c822026]187
[2845930]188 /* hirq is locked */
[da1bafb]189 irq_spinlock_unlock(&hirq->lock, false);
[cecb0789]190 code_free(code);
[da1bafb]191 irq_spinlock_unlock(&irq_uspace_hash_table_lock, true);
192
[cecb0789]193 free(irq);
194 return EEXISTS;
195 }
[c822026]196
[da1bafb]197 /* Locking is not really necessary, but paranoid */
198 irq_spinlock_lock(&irq->lock, false);
199 irq_spinlock_lock(&box->irq_lock, false);
200
[cecb0789]201 hash_table_insert(&irq_uspace_hash_table, key, &irq->link);
[b14e35f2]202 list_append(&irq->notif_cfg.link, &box->irq_head);
[c822026]203
[da1bafb]204 irq_spinlock_unlock(&box->irq_lock, false);
205 irq_spinlock_unlock(&irq->lock, false);
206 irq_spinlock_unlock(&irq_uspace_hash_table_lock, true);
207
[cecb0789]208 return EOK;
209}
210
211/** Unregister task from IRQ notification.
212 *
[78ffb70]213 * @param box Answerbox associated with the notification.
214 * @param inr IRQ number.
215 * @param devno Device number.
216 * @return EOK on success or a negative error code.
[cecb0789]217 */
218int ipc_irq_unregister(answerbox_t *box, inr_t inr, devno_t devno)
219{
[96b02eb9]220 sysarg_t key[] = {
221 (sysarg_t) inr,
222 (sysarg_t) devno
[cecb0789]223 };
[78ffb70]224
225 if ((inr < 0) || (inr > last_inr))
226 return ELIMIT;
[da1bafb]227
228 irq_spinlock_lock(&irq_uspace_hash_table_lock, true);
229 link_t *lnk = hash_table_find(&irq_uspace_hash_table, key);
[cecb0789]230 if (!lnk) {
[da1bafb]231 irq_spinlock_unlock(&irq_uspace_hash_table_lock, true);
[cecb0789]232 return ENOENT;
233 }
[da1bafb]234
235 irq_t *irq = hash_table_get_instance(lnk, irq_t, link);
236
[2845930]237 /* irq is locked */
[da1bafb]238 irq_spinlock_lock(&box->irq_lock, false);
[cecb0789]239
240 ASSERT(irq->notif_cfg.answerbox == box);
241
242 /* Free up the pseudo code and associated structures. */
243 code_free(irq->notif_cfg.code);
[da1bafb]244
245 /* Remove the IRQ from the answerbox's list. */
[cecb0789]246 list_remove(&irq->notif_cfg.link);
[da1bafb]247
[2845930]248 /*
249 * We need to drop the IRQ lock now because hash_table_remove() will try
250 * to reacquire it. That basically violates the natural locking order,
251 * but a deadlock in hash_table_remove() is prevented by the fact that
252 * we already held the IRQ lock and didn't drop the hash table lock in
253 * the meantime.
254 */
[da1bafb]255 irq_spinlock_unlock(&irq->lock, false);
256
[cecb0789]257 /* Remove the IRQ from the uspace IRQ hash table. */
258 hash_table_remove(&irq_uspace_hash_table, key, 2);
259
[da1bafb]260 irq_spinlock_unlock(&box->irq_lock, false);
261 irq_spinlock_unlock(&irq_uspace_hash_table_lock, true);
[cecb0789]262
263 /* Free up the IRQ structure. */
264 free(irq);
265
266 return EOK;
267}
268
269/** Disconnect all IRQ notifications from an answerbox.
270 *
271 * This function is effective because the answerbox contains
272 * list of all irq_t structures that are registered to
273 * send notifications to it.
274 *
[da1bafb]275 * @param box Answerbox for which we want to carry out the cleanup.
276 *
[cecb0789]277 */
278void ipc_irq_cleanup(answerbox_t *box)
279{
280loop:
[da1bafb]281 irq_spinlock_lock(&irq_uspace_hash_table_lock, true);
282 irq_spinlock_lock(&box->irq_lock, false);
[cecb0789]283
284 while (box->irq_head.next != &box->irq_head) {
285 DEADLOCK_PROBE_INIT(p_irqlock);
286
[da1bafb]287 irq_t *irq = list_get_instance(box->irq_head.next, irq_t,
288 notif_cfg.link);
289
290 if (!irq_spinlock_trylock(&irq->lock)) {
[cecb0789]291 /*
292 * Avoid deadlock by trying again.
293 */
[da1bafb]294 irq_spinlock_unlock(&box->irq_lock, false);
295 irq_spinlock_unlock(&irq_uspace_hash_table_lock, true);
[cecb0789]296 DEADLOCK_PROBE(p_irqlock, DEADLOCK_THRESHOLD);
297 goto loop;
298 }
[da1bafb]299
[96b02eb9]300 sysarg_t key[2];
[cecb0789]301 key[0] = irq->inr;
302 key[1] = irq->devno;
303
304 ASSERT(irq->notif_cfg.answerbox == box);
305
306 /* Unlist from the answerbox. */
307 list_remove(&irq->notif_cfg.link);
308
309 /* Free up the pseudo code and associated structures. */
310 code_free(irq->notif_cfg.code);
311
[2845930]312 /*
313 * We need to drop the IRQ lock now because hash_table_remove()
314 * will try to reacquire it. That basically violates the natural
315 * locking order, but a deadlock in hash_table_remove() is
316 * prevented by the fact that we already held the IRQ lock and
317 * didn't drop the hash table lock in the meantime.
318 */
[da1bafb]319 irq_spinlock_unlock(&irq->lock, false);
[37be841]320
321 /* Remove from the hash table. */
322 hash_table_remove(&irq_uspace_hash_table, key, 2);
323
[cecb0789]324 free(irq);
325 }
326
[da1bafb]327 irq_spinlock_unlock(&box->irq_lock, false);
328 irq_spinlock_unlock(&irq_uspace_hash_table_lock, true);
[162f919]329}
330
[8b243f2]331/** Add a call to the proper answerbox queue.
[2b017ba]332 *
[da1bafb]333 * Assume irq->lock is locked and interrupts disabled.
334 *
335 * @param irq IRQ structure referencing the target answerbox.
336 * @param call IRQ notification call.
[874621f]337 *
[2b017ba]338 */
339static void send_call(irq_t *irq, call_t *call)
[874621f]340{
[da1bafb]341 irq_spinlock_lock(&irq->notif_cfg.answerbox->irq_lock, false);
[2b017ba]342 list_append(&call->link, &irq->notif_cfg.answerbox->irq_notifs);
[da1bafb]343 irq_spinlock_unlock(&irq->notif_cfg.answerbox->irq_lock, false);
344
[2b017ba]345 waitq_wakeup(&irq->notif_cfg.answerbox->wq, WAKEUP_FIRST);
[874621f]346}
347
[cecb0789]348/** Apply the top-half pseudo code to find out whether to accept the IRQ or not.
[874621f]349 *
[da1bafb]350 * @param irq IRQ structure.
351 *
352 * @return IRQ_ACCEPT if the interrupt is accepted by the
353 * pseudocode, IRQ_DECLINE otherwise.
[cecb0789]354 *
[874621f]355 */
[cecb0789]356irq_ownership_t ipc_irq_top_half_claim(irq_t *irq)
[874621f]357{
[cecb0789]358 irq_code_t *code = irq->notif_cfg.code;
[da1bafb]359 uint32_t *scratch = irq->notif_cfg.scratch;
[cecb0789]360
361 if (!irq->notif_cfg.notify)
362 return IRQ_DECLINE;
363
364 if (!code)
365 return IRQ_DECLINE;
366
[180255f]367#define CMD_MEM_READ(target) \
368do { \
369 void *va = code->cmds[i].addr; \
370 if (AS != irq->driver_as) \
371 as_switch(AS, irq->driver_as); \
372 printf("Copying data from address: %p.\n", va); \
373 memcpy_from_uspace(&target, va, (sizeof(target))); \
374 if (dstarg) \
375 scratch[dstarg] = target; \
376} while(0)
377
378#define CMD_MEM_WRITE(val) \
379do { \
380 void *va = code->cmds[i].addr; \
381 if (AS != irq->driver_as) \
382 as_switch(AS, irq->driver_as); \
383 printf("Writing data to address: %p.\n", va); \
384 memcpy_to_uspace(va, &val, sizeof(val)); \
385} while (0)
386
387 as_t *current_as = AS;
[da1bafb]388 size_t i;
[cecb0789]389 for (i = 0; i < code->cmdcount; i++) {
[da1bafb]390 uint32_t dstval;
391 uintptr_t srcarg = code->cmds[i].srcarg;
392 uintptr_t dstarg = code->cmds[i].dstarg;
[874621f]393
[cecb0789]394 if (srcarg >= IPC_CALL_LEN)
395 break;
[da1bafb]396
[cecb0789]397 if (dstarg >= IPC_CALL_LEN)
398 break;
399
400 switch (code->cmds[i].cmd) {
401 case CMD_PIO_READ_8:
402 dstval = pio_read_8((ioport8_t *) code->cmds[i].addr);
403 if (dstarg)
404 scratch[dstarg] = dstval;
405 break;
406 case CMD_PIO_READ_16:
407 dstval = pio_read_16((ioport16_t *) code->cmds[i].addr);
408 if (dstarg)
409 scratch[dstarg] = dstval;
410 break;
411 case CMD_PIO_READ_32:
412 dstval = pio_read_32((ioport32_t *) code->cmds[i].addr);
413 if (dstarg)
414 scratch[dstarg] = dstval;
415 break;
416 case CMD_PIO_WRITE_8:
417 pio_write_8((ioport8_t *) code->cmds[i].addr,
418 (uint8_t) code->cmds[i].value);
419 break;
420 case CMD_PIO_WRITE_16:
421 pio_write_16((ioport16_t *) code->cmds[i].addr,
422 (uint16_t) code->cmds[i].value);
423 break;
424 case CMD_PIO_WRITE_32:
425 pio_write_32((ioport32_t *) code->cmds[i].addr,
426 (uint32_t) code->cmds[i].value);
427 break;
[9cdac5a]428 case CMD_PIO_WRITE_A_8:
429 if (srcarg) {
430 pio_write_8((ioport8_t *) code->cmds[i].addr,
431 (uint8_t) scratch[srcarg]);
432 }
433 break;
434 case CMD_PIO_WRITE_A_16:
435 if (srcarg) {
436 pio_write_16((ioport16_t *) code->cmds[i].addr,
437 (uint16_t) scratch[srcarg]);
438 }
439 break;
440 case CMD_PIO_WRITE_A_32:
441 if (srcarg) {
442 pio_write_32((ioport32_t *) code->cmds[i].addr,
443 (uint32_t) scratch[srcarg]);
444 }
445 break;
[180255f]446 case CMD_MEM_READ_8: {
447 uint8_t val;
448 CMD_MEM_READ(val);
449 break;
450 }
451 case CMD_MEM_READ_16: {
452 uint16_t val;
453 CMD_MEM_READ(val);
454 break;
455 }
456 case CMD_MEM_READ_32: {
457 uint32_t val;
458 CMD_MEM_READ(val);
459 printf("mem READ value: %x.\n", val);
460 break;
461 }
462 case CMD_MEM_WRITE_8: {
463 uint8_t val = code->cmds[i].value;
464 CMD_MEM_WRITE(val);
465 break;
466 }
467 case CMD_MEM_WRITE_16: {
468 uint16_t val = code->cmds[i].value;
469 CMD_MEM_WRITE(val);
470 break;
471 }
472 case CMD_MEM_WRITE_32: {
473 uint32_t val = code->cmds[i].value;
474 CMD_MEM_WRITE(val);
475 break;
476 }
477 case CMD_MEM_WRITE_A_8:
478 if (srcarg) {
479 uint8_t val = scratch[srcarg];
480 CMD_MEM_WRITE(val);
481 }
482 break;
483 case CMD_MEM_WRITE_A_16:
484 if (srcarg) {
485 uint16_t val = scratch[srcarg];
486 CMD_MEM_WRITE(val);
487 }
488 break;
489 case CMD_MEM_WRITE_A_32:
490 if (srcarg) {
491 uint32_t val = scratch[srcarg];
492 CMD_MEM_WRITE(val);
493 }
494 break;
[cecb0789]495 case CMD_BTEST:
[da1bafb]496 if ((srcarg) && (dstarg)) {
[cecb0789]497 dstval = scratch[srcarg] & code->cmds[i].value;
498 scratch[dstarg] = dstval;
499 }
500 break;
501 case CMD_PREDICATE:
[da1bafb]502 if ((srcarg) && (!scratch[srcarg])) {
[cecb0789]503 i += code->cmds[i].value;
504 continue;
505 }
506 break;
507 case CMD_ACCEPT:
[180255f]508 if (AS != current_as)
509 as_switch(AS, current_as);
[cecb0789]510 return IRQ_ACCEPT;
511 case CMD_DECLINE:
512 default:
[180255f]513 if (AS != current_as)
514 as_switch(AS, current_as);
[cecb0789]515 return IRQ_DECLINE;
516 }
[874621f]517 }
[180255f]518 if (AS != current_as)
519 as_switch(AS, current_as);
[cecb0789]520
521 return IRQ_DECLINE;
[874621f]522}
523
[cecb0789]524/* IRQ top-half handler.
[162f919]525 *
[2b017ba]526 * We expect interrupts to be disabled and the irq->lock already held.
[8b243f2]527 *
[da1bafb]528 * @param irq IRQ structure.
529 *
[162f919]530 */
[cecb0789]531void ipc_irq_top_half_handler(irq_t *irq)
[162f919]532{
[2b017ba]533 ASSERT(irq);
[1d432f9]534
535 ASSERT(interrupts_disabled());
536 ASSERT(irq_spinlock_locked(&irq->lock));
[da1bafb]537
[2b017ba]538 if (irq->notif_cfg.answerbox) {
[da1bafb]539 call_t *call = ipc_call_alloc(FRAME_ATOMIC);
[cecb0789]540 if (!call)
[d8f7362]541 return;
[cecb0789]542
[162f919]543 call->flags |= IPC_CALL_NOTIF;
[43752b6]544 /* Put a counter to the message */
[0c1a5d8a]545 call->priv = ++irq->notif_cfg.counter;
[da1bafb]546
[43752b6]547 /* Set up args */
[228e490]548 IPC_SET_IMETHOD(call->data, irq->notif_cfg.imethod);
[cecb0789]549 IPC_SET_ARG1(call->data, irq->notif_cfg.scratch[1]);
550 IPC_SET_ARG2(call->data, irq->notif_cfg.scratch[2]);
551 IPC_SET_ARG3(call->data, irq->notif_cfg.scratch[3]);
552 IPC_SET_ARG4(call->data, irq->notif_cfg.scratch[4]);
553 IPC_SET_ARG5(call->data, irq->notif_cfg.scratch[5]);
[da1bafb]554
[2b017ba]555 send_call(irq, call);
[162f919]556 }
557}
558
[cecb0789]559/** Send notification message.
[874621f]560 *
[da1bafb]561 * @param irq IRQ structure.
562 * @param a1 Driver-specific payload argument.
563 * @param a2 Driver-specific payload argument.
564 * @param a3 Driver-specific payload argument.
565 * @param a4 Driver-specific payload argument.
566 * @param a5 Driver-specific payload argument.
567 *
[162f919]568 */
[96b02eb9]569void ipc_irq_send_msg(irq_t *irq, sysarg_t a1, sysarg_t a2, sysarg_t a3,
570 sysarg_t a4, sysarg_t a5)
[162f919]571{
[da1bafb]572 irq_spinlock_lock(&irq->lock, true);
573
[cecb0789]574 if (irq->notif_cfg.answerbox) {
[da1bafb]575 call_t *call = ipc_call_alloc(FRAME_ATOMIC);
[cecb0789]576 if (!call) {
[da1bafb]577 irq_spinlock_unlock(&irq->lock, true);
[cecb0789]578 return;
[b14e35f2]579 }
[da1bafb]580
[cecb0789]581 call->flags |= IPC_CALL_NOTIF;
582 /* Put a counter to the message */
583 call->priv = ++irq->notif_cfg.counter;
[da1bafb]584
[228e490]585 IPC_SET_IMETHOD(call->data, irq->notif_cfg.imethod);
[cecb0789]586 IPC_SET_ARG1(call->data, a1);
587 IPC_SET_ARG2(call->data, a2);
588 IPC_SET_ARG3(call->data, a3);
589 IPC_SET_ARG4(call->data, a4);
590 IPC_SET_ARG5(call->data, a5);
591
592 send_call(irq, call);
[b14e35f2]593 }
[da1bafb]594
595 irq_spinlock_unlock(&irq->lock, true);
[162f919]596}
[b45c443]597
[cc73a8a1]598/** @}
[b45c443]599 */
Note: See TracBrowser for help on using the repository browser.