source: mainline/kernel/genarch/src/drivers/pl011/pl011.c@ c882505

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since c882505 was c882505, checked in by Beniamino Galvani <b.galvani@…>, 12 years ago

Merge arm926 and bcm2835 drivers for pl011 uart and move the code
under a generic directory

  • Property mode set to 100644
File size: 4.3 KB
Line 
1/*
2 * Copyright (c) 2012 Jan Vesely
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup genarch
30 * @{
31 */
32/**
33 * @file
34 * @brief ARM PrimeCell PL011 UART driver.
35 */
36
37#include <genarch/drivers/pl011/pl011.h>
38#include <console/chardev.h>
39#include <console/console.h>
40#include <ddi/device.h>
41#include <arch/asm.h>
42#include <mm/slab.h>
43#include <mm/page.h>
44#include <mm/km.h>
45#include <sysinfo/sysinfo.h>
46#include <str.h>
47
48static void pl011_uart_sendb(pl011_uart_t *uart, uint8_t byte)
49{
50 /* Wait for space becoming available in Tx FIFO. */
51 // TODO make pio_read accept consts pointers and remove the cast
52 while ((pio_read_32((ioport32_t*)&uart->regs->flag) & PL011_UART_FLAG_TXFF_FLAG) != 0)
53 ;
54
55 pio_write_32(&uart->regs->data, byte);
56}
57
58static void pl011_uart_putchar(outdev_t *dev, wchar_t ch)
59{
60 pl011_uart_t *uart = dev->data;
61
62 if (!ascii_check(ch)) {
63 pl011_uart_sendb(uart, U_SPECIAL);
64 } else {
65 if (ch == '\n')
66 pl011_uart_sendb(uart, (uint8_t) '\r');
67 pl011_uart_sendb(uart, (uint8_t) ch);
68 }
69}
70
71static outdev_operations_t pl011_uart_ops = {
72 .write = pl011_uart_putchar,
73 .redraw = NULL,
74};
75
76static irq_ownership_t pl011_uart_claim(irq_t *irq)
77{
78 return IRQ_ACCEPT;
79}
80
81static void pl011_uart_irq_handler(irq_t *irq)
82{
83 pl011_uart_t *uart = irq->instance;
84
85 // TODO make pio_read accept const pointers and remove the cast
86 while ((pio_read_32((ioport32_t*)&uart->regs->flag) & PL011_UART_FLAG_RXFE_FLAG) == 0) {
87 /* We ignore all error flags here */
88 const uint8_t data = pio_read_32(&uart->regs->data);
89 if (uart->indev)
90 indev_push_character(uart->indev, data);
91 }
92 /* Ack interrupts */
93 pio_write_32(&uart->regs->interrupt_clear, PL011_UART_INTERRUPT_ALL);
94}
95
96bool pl011_uart_init(pl011_uart_t *uart, inr_t interrupt, uintptr_t addr)
97{
98 ASSERT(uart);
99 uart->regs = (void*)km_map(addr, sizeof(pl011_uart_regs_t),
100 PAGE_NOT_CACHEABLE);
101 ASSERT(uart->regs);
102
103 /* Disable UART */
104 uart->regs->control &= ~ PL011_UART_CONTROL_UARTEN_FLAG;
105
106 /* Enable hw flow control */
107 uart->regs->control |=
108 PL011_UART_CONTROL_RTSE_FLAG |
109 PL011_UART_CONTROL_CTSE_FLAG;
110
111 /* Mask all interrupts */
112 uart->regs->interrupt_mask = 0;
113 /* Clear interrupts */
114 uart->regs->interrupt_clear = PL011_UART_INTERRUPT_ALL;
115 /* Enable UART, TX and RX */
116 uart->regs->control |=
117 PL011_UART_CONTROL_UARTEN_FLAG |
118 PL011_UART_CONTROL_TXE_FLAG |
119 PL011_UART_CONTROL_RXE_FLAG;
120
121 outdev_initialize("pl011_uart_dev", &uart->outdev, &pl011_uart_ops);
122 uart->outdev.data = uart;
123
124 /* Initialize IRQ */
125 irq_initialize(&uart->irq);
126 uart->irq.devno = device_assign_devno();
127 uart->irq.inr = interrupt;
128 uart->irq.claim = pl011_uart_claim;
129 uart->irq.handler = pl011_uart_irq_handler;
130 uart->irq.instance = uart;
131
132 return true;
133}
134
135void pl011_uart_input_wire(pl011_uart_t *uart, indev_t *indev)
136{
137 ASSERT(uart);
138 ASSERT(indev);
139
140 uart->indev = indev;
141 irq_register(&uart->irq);
142 /* Enable receive interrupts */
143 uart->regs->interrupt_mask |=
144 PL011_UART_INTERRUPT_RX_FLAG |
145 PL011_UART_INTERRUPT_RT_FLAG;
146}
147
148/** @}
149 */
150
Note: See TracBrowser for help on using the repository browser.