source: mainline/kernel/genarch/src/drivers/omap/uart.c@ b38c079

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since b38c079 was b38c079, checked in by Maurizio Lombardi <m.lombardi85@…>, 12 years ago

am335x: implementation of a generic omap uart driver derived from the am335x code.

  • Property mode set to 100644
File size: 5.3 KB
Line 
1/*
2 * Copyright (c) 2012 Jan Vesely
3 * Copyright (c) 2013 Maurizio Lombardi
4 * All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 *
10 * - Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * - Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * - The name of the author may not be used to endorse or promote products
16 * derived from this software without specific prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 */
29/** @addtogroup genarch
30 * @{
31 */
32/**
33 * @file
34 * @brief Texas Instruments OMAP on-chip uart serial line driver.
35 */
36
37#include <genarch/drivers/omap/uart.h>
38#include <ddi/device.h>
39#include <str.h>
40#include <mm/km.h>
41
42static void omap_uart_txb(omap_uart_t *uart, uint8_t b)
43{
44 /* Wait for buffer */
45 while (uart->regs->ssr & OMAP_UART_SSR_TX_FIFO_FULL_FLAG);
46 /* Write to the outgoing fifo */
47 uart->regs->thr = b;
48}
49
50static void omap_uart_putchar(outdev_t *dev, wchar_t ch)
51{
52 omap_uart_t *uart = dev->data;
53 if (!ascii_check(ch)) {
54 omap_uart_txb(uart, U_SPECIAL);
55 } else {
56 if (ch == '\n')
57 omap_uart_txb(uart, '\r');
58 omap_uart_txb(uart, ch);
59 }
60}
61
62static outdev_operations_t omap_uart_ops = {
63 .redraw = NULL,
64 .write = omap_uart_putchar,
65};
66
67static irq_ownership_t omap_uart_claim(irq_t *irq)
68{
69 return IRQ_ACCEPT;
70}
71
72static void omap_uart_handler(irq_t *irq)
73{
74 omap_uart_t *uart = irq->instance;
75 while ((uart->regs->rx_fifo_lvl)) {
76 const uint8_t val = uart->regs->rhr;
77 if (uart->indev && val) {
78 indev_push_character(uart->indev, val);
79 }
80 }
81}
82
83bool omap_uart_init(
84 omap_uart_t *uart, inr_t interrupt, uintptr_t addr, size_t size)
85{
86 ASSERT(uart);
87 uart->regs = (void *)km_map(addr, size, PAGE_NOT_CACHEABLE);
88
89 ASSERT(uart->regs);
90
91 /* Soft reset the port */
92 uart->regs->sysc = OMAP_UART_SYSC_SOFTRESET_FLAG;
93 while (!(uart->regs->syss & OMAP_UART_SYSS_RESETDONE_FLAG));
94
95 /* Disable the UART module */
96 uart->regs->mdr1 |= OMAP_UART_MDR_MS_DISABLE;
97
98 /* Enable access to EFR register */
99 uart->regs->lcr = 0xbf; /* Sets config mode B */
100
101 /* Enable access to TCL_TLR register */
102 const bool enhanced = uart->regs->efr & OMAP_UART_EFR_ENH_FLAG;
103 uart->regs->efr |= OMAP_UART_EFR_ENH_FLAG; /* Turn on enh. */
104 uart->regs->lcr = 0x80; /* Config mode A */
105
106 /* Set default (val 0) triggers, disable DMA enable FIFOs */
107 const bool tcl_tlr = uart->regs->mcr & OMAP_UART_MCR_TCR_TLR_FLAG;
108 /* Enable access to tcr and tlr registers */
109 uart->regs->mcr |= OMAP_UART_MCR_TCR_TLR_FLAG;
110
111 /* Enable FIFOs */
112 uart->regs->fcr = OMAP_UART_FCR_FIFO_EN_FLAG;
113
114 /* Enable fine granularity for RX FIFO and set trigger level to 1,
115 * TX FIFO, trigger level is irrelevant*/
116 uart->regs->lcr = 0xBF; /* Sets config mode B */
117 uart->regs->scr = OMAP_UART_SCR_RX_TRIG_GRANU1_FLAG;
118 uart->regs->tlr = 1 << OMAP_UART_TLR_RX_FIFO_TRIG_SHIFT;
119
120 /* Sets config mode A */
121 uart->regs->lcr = 0x80;
122 /* Restore tcl_tlr access flag */
123 if (!tcl_tlr)
124 uart->regs->mcr &= ~OMAP_UART_MCR_TCR_TLR_FLAG;
125 /* Sets config mode B */
126 uart->regs->lcr = 0xBF;
127
128 /* Set the divisor value to get a baud rate of 115200 bps */
129 uart->regs->dll = 0x1A;
130 uart->regs->dlh = 0x00;
131
132 /* Restore enhanced */
133 if (!enhanced)
134 uart->regs->efr &= ~OMAP_UART_EFR_ENH_FLAG;
135
136 /* Set the DIV_EN bit to 0 */
137 uart->regs->lcr &= ~OMAP_UART_LCR_DIV_EN_FLAG;
138 /* Set the BREAK_EN bit to 0 */
139 uart->regs->lcr &= ~OMAP_UART_LCR_BREAK_EN_FLAG;
140 /* No parity */
141 uart->regs->lcr &= ~OMAP_UART_LCR_PARITY_EN_FLAG;
142 /* Stop = 1 bit */
143 uart->regs->lcr &= ~OMAP_UART_LCR_NB_STOP_FLAG;
144 /* Char length = 8 bits */
145 uart->regs->lcr |= OMAP_UART_LCR_CHAR_LENGTH_8BITS;
146
147 /* Enable the UART module */
148 uart->regs->mdr1 &= (OMAP_UART_MDR_MS_UART16 &
149 ~OMAP_UART_MDR_MS_MASK);
150
151 /* Disable interrupts */
152 uart->regs->ier = 0;
153
154 /* Setup outdev */
155 outdev_initialize("omap_uart_dev", &uart->outdev, &omap_uart_ops);
156 uart->outdev.data = uart;
157
158 /* Initialize IRQ */
159 irq_initialize(&uart->irq);
160 uart->irq.devno = device_assign_devno();
161 uart->irq.inr = interrupt;
162 uart->irq.claim = omap_uart_claim;
163 uart->irq.handler = omap_uart_handler;
164 uart->irq.instance = uart;
165
166 return true;
167}
168
169void omap_uart_input_wire(omap_uart_t *uart, indev_t *indev)
170{
171 ASSERT(uart);
172 /* Set indev */
173 uart->indev = indev;
174 /* Register interrupt. */
175 irq_register(&uart->irq);
176 /* Enable interrupt on receive */
177 uart->regs->ier |= OMAP_UART_IER_RHR_IRQ_FLAG;
178}
179
180/**
181 * @}
182 */
183
Note: See TracBrowser for help on using the repository browser.