source: mainline/kernel/genarch/src/drivers/amdm37x_uart/amdm37x_uart.c@ c91fe327

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since c91fe327 was c91fe327, checked in by Jan Vesely <jano.vesely@…>, 13 years ago

amdm37x_uar: Implement simple receive functions.

Disable port setup for now (defaults work nice on qemu)

  • Property mode set to 100644
File size: 4.8 KB
Line 
1/*
2 * Copyright (c) 2012 Jan Vesely
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28/** @addtogroup genarch
29 * @{
30 */
31/**
32 * @file
33 * @brief Texas Instruments AMDM37x on-chip uart serial line driver.
34 */
35
36#include <genarch/drivers/amdm37x_uart/amdm37x_uart.h>
37#include <ddi/device.h>
38#include <str.h>
39#include <mm/km.h>
40
41static void amdm37x_uart_txb(amdm37x_uart_t *uart, uint8_t b)
42{
43 /* Wait for buffer */
44 while (uart->regs->ssr & AMDM37x_UART_SSR_TX_FIFO_FULL_FLAG);
45 /* Write to the outgoing fifo */
46 uart->regs->thr = b;
47}
48
49static void amdm37x_uart_putchar(outdev_t *dev, wchar_t ch)
50{
51 amdm37x_uart_t *uart = dev->data;
52 if (!ascii_check(ch)) {
53 amdm37x_uart_txb(uart, U_SPECIAL);
54 } else {
55 if (ch == '\n')
56 amdm37x_uart_txb(uart, '\r');
57 amdm37x_uart_txb(uart, ch);
58 }
59}
60
61static outdev_operations_t amdm37x_uart_ops = {
62 .redraw = NULL,
63 .write = amdm37x_uart_putchar,
64};
65
66static irq_ownership_t amdm37x_uart_claim(irq_t *irq)
67{
68 return IRQ_ACCEPT;
69}
70
71static void amdm37x_uart_handler(irq_t *irq)
72{
73 amdm37x_uart_t *uart = irq->instance;
74//TODO enable while checking when RX FIFO is used instead of single char.
75// while (!(uart->regs->isr2 & AMDM37x_UART_ISR2_RX_FIFO_EMPTY_FLAG)) {
76 const uint8_t val = uart->regs->rhr;
77 if (uart->indev)
78 indev_push_character(uart->indev, val);
79// }
80}
81
82bool amdm37x_uart_init(
83 amdm37x_uart_t *uart, inr_t interrupt, uintptr_t addr, size_t size)
84{
85 ASSERT(uart);
86 uart->regs = (void *)km_map(addr, size, PAGE_NOT_CACHEABLE);
87
88 ASSERT(uart->regs);
89
90 /* See TI OMAP35X TRM ch 17.5.1.1 p. 2732 for startup routine */
91#if 0
92 /* Soft reset the port */
93 uart->regs->sysc = AMDM37x_UART_SYSC_SOFTRESET_FLAG;
94 while (uart->regs->syss & AMDM37x_UART_SYSS_RESETDONE_FLAG) ;
95
96 /* Enable access to EFR register */
97 const uint8_t lcr = uart->regs->lcr; /* Save old value */
98 uart->regs->lcr = 0xbf; /* Sets config mode B */
99
100 /* Enable access to TCL_TLR register */
101 const bool enhanced = uart->regs->efr & AMDM37x_UART_EFR_ENH_FLAG;
102 uart->regs->efr |= AMDM37x_UART_EFR_ENH_FLAG; /* Turn on enh. */
103 uart->regs->lcr = 0x80; /* Config mode A */
104
105 /* Set default (val 0) triggers, disable DMA enable FIFOs */
106 const bool tcl_tlr = uart->regs->mcr & AMDM37x_UART_MCR_TCR_TLR_FLAG;
107 uart->regs->fcr = AMDM37x_UART_FCR_FIFO_EN_FLAG;
108
109 /* Enable fine granularity for rx trigger */
110 uart->regs->lcr = 0xbf; /* Sets config mode B */
111 uart->regs->scr = AMDM37x_UART_SCR_RX_TRIG_GRANU1_FLAG;
112
113 /* Restore enhanced */
114 if (!enhanced)
115 uart->regs->efr &= ~AMDM37x_UART_EFR_ENH_FLAG;
116
117 uart->regs->lcr = 0x80; /* Config mode A */
118 /* Restore tcl_lcr */
119 if (!tcl_tlr)
120 uart->regs->mcr &= ~AMDM37x_UART_MCR_TCR_TLR_FLAG;
121
122 /* Restore tcl_lcr */
123 uart->regs->lcr = lcr;
124
125 /* Disable interrupts */
126 uart->regs->ier = 0;
127#endif
128 /* Setup outdev */
129 outdev_initialize("amdm37x_uart_dev", &uart->outdev, &amdm37x_uart_ops);
130 uart->outdev.data = uart;
131
132 /* Initialize IRQ */
133 irq_initialize(&uart->irq);
134 uart->irq.devno = device_assign_devno();
135 uart->irq.inr = interrupt;
136 uart->irq.claim = amdm37x_uart_claim;
137 uart->irq.handler = amdm37x_uart_handler;
138 uart->irq.instance = uart;
139 irq_register(&uart->irq);
140
141 return true;
142}
143
144void amdm37x_uart_input_wire(amdm37x_uart_t *uart, indev_t *indev)
145{
146 ASSERT(uart);
147 /* Set indev */
148 uart->indev = indev;
149 /* Enable interrupt on receive */
150 uart->regs->ier |= AMDM37x_UART_IER_RHR_IRQ_FLAG;
151
152 // TODO set rx fifo
153 // TODO set rx fifo threshold to 1
154}
155
156/**
157 * @}
158 */
Note: See TracBrowser for help on using the repository browser.