source: mainline/kernel/arch/sparc64/src/mm/sun4u/as.c@ 3a0a4d8

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 3a0a4d8 was cd3b380, checked in by Martin Decky <martin@…>, 12 years ago

due to the removal of FRAME_KA, the return value of frame_alloc*() needs to be checked before converting the physical address to kernel address

  • Property mode set to 100644
File size: 5.9 KB
Line 
1/*
2 * Copyright (c) 2006 Jakub Jermar
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup sparc64mm
30 * @{
31 */
32/** @file
33 */
34
35#include <arch/mm/as.h>
36#include <arch/mm/tlb.h>
37#include <genarch/mm/page_ht.h>
38#include <genarch/mm/asid_fifo.h>
39#include <debug.h>
40#include <config.h>
41
42#ifdef CONFIG_TSB
43
44#include <arch/mm/tsb.h>
45#include <arch/asm.h>
46#include <mm/frame.h>
47#include <bitops.h>
48#include <macros.h>
49#include <memstr.h>
50
51#endif /* CONFIG_TSB */
52
53/** Architecture dependent address space init. */
54void as_arch_init(void)
55{
56 if (config.cpu_active == 1) {
57 as_operations = &as_ht_operations;
58 asid_fifo_init();
59 }
60}
61
62int as_constructor_arch(as_t *as, unsigned int flags)
63{
64#ifdef CONFIG_TSB
65 uintptr_t tsb_phys =
66 frame_alloc(SIZE2FRAMES((ITSB_ENTRY_COUNT + DTSB_ENTRY_COUNT) *
67 sizeof(tsb_entry_t)), flags, 0);
68 if (!tsb_phys)
69 return -1;
70
71 tsb_entry_t *tsb = (tsb_entry_t *) PA2KA(tsb_phys);
72
73 as->arch.itsb = tsb;
74 as->arch.dtsb = tsb + ITSB_ENTRY_COUNT;
75
76 memsetb(as->arch.itsb, (ITSB_ENTRY_COUNT + DTSB_ENTRY_COUNT) *
77 sizeof(tsb_entry_t), 0);
78#endif
79
80 return 0;
81}
82
83int as_destructor_arch(as_t *as)
84{
85#ifdef CONFIG_TSB
86 size_t frames = SIZE2FRAMES((ITSB_ENTRY_COUNT + DTSB_ENTRY_COUNT) *
87 sizeof(tsb_entry_t));
88 frame_free(KA2PA((uintptr_t) as->arch.itsb), frames);
89
90 return frames;
91#else
92 return 0;
93#endif
94}
95
96int as_create_arch(as_t *as, unsigned int flags)
97{
98#ifdef CONFIG_TSB
99 tsb_invalidate(as, 0, (size_t) -1);
100#endif
101
102 return 0;
103}
104
105/** Perform sparc64-specific tasks when an address space becomes active on the
106 * processor.
107 *
108 * Install ASID and map TSBs.
109 *
110 * @param as Address space.
111 */
112void as_install_arch(as_t *as)
113{
114 tlb_context_reg_t ctx;
115
116 /*
117 * Note that we don't and may not lock the address space. That's ok
118 * since we only read members that are currently read-only.
119 *
120 * Moreover, the as->asid is protected by asidlock, which is being held.
121 *
122 */
123
124 /*
125 * Write ASID to secondary context register. The primary context
126 * register has to be set from TL>0 so it will be filled from the
127 * secondary context register from the TL=1 code just before switch to
128 * userspace.
129 *
130 */
131 ctx.v = 0;
132 ctx.context = as->asid;
133 mmu_secondary_context_write(ctx.v);
134
135#ifdef CONFIG_TSB
136 uintptr_t base = ALIGN_DOWN(config.base, 1 << KERNEL_PAGE_WIDTH);
137
138 ASSERT(as->arch.itsb && as->arch.dtsb);
139
140 uintptr_t tsb = (uintptr_t) as->arch.itsb;
141
142 if (!overlaps(tsb, 8 * MMU_PAGE_SIZE, base, 1 << KERNEL_PAGE_WIDTH)) {
143 /*
144 * TSBs were allocated from memory not covered
145 * by the locked 4M kernel DTLB entry. We need
146 * to map both TSBs explicitly.
147 *
148 */
149 dtlb_demap(TLB_DEMAP_PAGE, TLB_DEMAP_NUCLEUS, tsb);
150 dtlb_insert_mapping(tsb, KA2PA(tsb), PAGESIZE_64K, true, true);
151 }
152
153 /*
154 * Setup TSB Base registers.
155 *
156 */
157 tsb_base_reg_t tsb_base;
158
159 tsb_base.value = 0;
160 tsb_base.size = TSB_SIZE;
161 tsb_base.split = 0;
162
163 tsb_base.base = ((uintptr_t) as->arch.itsb) >> MMU_PAGE_WIDTH;
164 itsb_base_write(tsb_base.value);
165 tsb_base.base = ((uintptr_t) as->arch.dtsb) >> MMU_PAGE_WIDTH;
166 dtsb_base_write(tsb_base.value);
167
168#if defined (US3)
169 /*
170 * Clear the extension registers.
171 * In HelenOS, primary and secondary context registers contain
172 * equal values and kernel misses (context 0, ie. the nucleus context)
173 * are excluded from the TSB miss handler, so it makes no sense
174 * to have separate TSBs for primary, secondary and nucleus contexts.
175 * Clearing the extension registers will ensure that the value of the
176 * TSB Base register will be used as an address of TSB, making the code
177 * compatible with the US port.
178 *
179 */
180 itsb_primary_extension_write(0);
181 itsb_nucleus_extension_write(0);
182 dtsb_primary_extension_write(0);
183 dtsb_secondary_extension_write(0);
184 dtsb_nucleus_extension_write(0);
185#endif
186#endif
187}
188
189/** Perform sparc64-specific tasks when an address space is removed from the
190 * processor.
191 *
192 * Demap TSBs.
193 *
194 * @param as Address space.
195 */
196void as_deinstall_arch(as_t *as)
197{
198 /*
199 * Note that we don't and may not lock the address space. That's ok
200 * since we only read members that are currently read-only.
201 *
202 * Moreover, the as->asid is protected by asidlock, which is being held.
203 *
204 */
205
206#ifdef CONFIG_TSB
207 uintptr_t base = ALIGN_DOWN(config.base, 1 << KERNEL_PAGE_WIDTH);
208
209 ASSERT(as->arch.itsb && as->arch.dtsb);
210
211 uintptr_t tsb = (uintptr_t) as->arch.itsb;
212
213 if (!overlaps(tsb, 8 * MMU_PAGE_SIZE, base, 1 << KERNEL_PAGE_WIDTH)) {
214 /*
215 * TSBs were allocated from memory not covered
216 * by the locked 4M kernel DTLB entry. We need
217 * to demap the entry installed by as_install_arch().
218 */
219 dtlb_demap(TLB_DEMAP_PAGE, TLB_DEMAP_NUCLEUS, tsb);
220 }
221#endif
222}
223
224/** @}
225 */
Note: See TracBrowser for help on using the repository browser.