source: mainline/kernel/arch/sparc64/src/drivers/pci.c@ adec5b45

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since adec5b45 was adec5b45, checked in by Jakub Jermar <jakub@…>, 13 years ago

Rename hw_map() to km_map() and add protection flags argument
to make it more generic.

  • Property mode set to 100644
File size: 6.0 KB
Line 
1/*
2 * Copyright (c) 2006 Jakub Jermar
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup sparc64
30 * @{
31 */
32/**
33 * @file
34 * @brief PCI driver.
35 */
36
37#include <arch/drivers/pci.h>
38#include <genarch/ofw/ofw_tree.h>
39#include <genarch/ofw/upa.h>
40#include <arch/trap/interrupt.h>
41#include <mm/km.h>
42#include <mm/slab.h>
43#include <typedefs.h>
44#include <debug.h>
45#include <print.h>
46#include <str.h>
47#include <arch/asm.h>
48#include <sysinfo/sysinfo.h>
49
50#define SABRE_INTERNAL_REG 0
51#define PSYCHO_INTERNAL_REG 2
52
53#define OBIO_IMR_BASE 0x200
54#define OBIO_IMR(ino) (OBIO_IMR_BASE + ((ino) & INO_MASK))
55
56#define OBIO_CIR_BASE 0x300
57#define OBIO_CIR(ino) (OBIO_CIR_BASE + ((ino) & INO_MASK))
58
59static void obio_enable_interrupt(pci_t *, int);
60static void obio_clear_interrupt(pci_t *, int);
61
62static pci_t *pci_sabre_init(ofw_tree_node_t *);
63static pci_t *pci_psycho_init(ofw_tree_node_t *);
64
65/** PCI operations for Sabre model. */
66static pci_operations_t pci_sabre_ops = {
67 .enable_interrupt = obio_enable_interrupt,
68 .clear_interrupt = obio_clear_interrupt
69};
70/** PCI operations for Psycho model. */
71static pci_operations_t pci_psycho_ops = {
72 .enable_interrupt = obio_enable_interrupt,
73 .clear_interrupt = obio_clear_interrupt
74};
75
76/** Initialize PCI controller (model Sabre).
77 *
78 * @param node OpenFirmware device tree node of the Sabre.
79 *
80 * @return Address of the initialized PCI structure.
81 */
82pci_t *pci_sabre_init(ofw_tree_node_t *node)
83{
84 pci_t *pci;
85 ofw_tree_property_t *prop;
86
87 /*
88 * Get registers.
89 */
90 prop = ofw_tree_getprop(node, "reg");
91 if (!prop || !prop->value)
92 return NULL;
93
94 ofw_upa_reg_t *reg = prop->value;
95 size_t regs = prop->size / sizeof(ofw_upa_reg_t);
96
97 if (regs < SABRE_INTERNAL_REG + 1)
98 return NULL;
99
100 uintptr_t paddr;
101 if (!ofw_upa_apply_ranges(node->parent, &reg[SABRE_INTERNAL_REG],
102 &paddr))
103 return NULL;
104
105 pci = (pci_t *) malloc(sizeof(pci_t), FRAME_ATOMIC);
106 if (!pci)
107 return NULL;
108
109 pci->model = PCI_SABRE;
110 pci->op = &pci_sabre_ops;
111 pci->reg = (uint64_t *) km_map(paddr, reg[SABRE_INTERNAL_REG].size,
112 PAGE_WRITE | PAGE_NOT_CACHEABLE);
113
114 /*
115 * Set sysinfo data needed by the uspace OBIO driver.
116 */
117 sysinfo_set_item_val("obio.base.physical", NULL, paddr);
118 sysinfo_set_item_val("kbd.cir.obio", NULL, 1);
119
120 return pci;
121}
122
123
124/** Initialize the Psycho PCI controller.
125 *
126 * @param node OpenFirmware device tree node of the Psycho.
127 *
128 * @return Address of the initialized PCI structure.
129 */
130pci_t *pci_psycho_init(ofw_tree_node_t *node)
131{
132 pci_t *pci;
133 ofw_tree_property_t *prop;
134
135 /*
136 * Get registers.
137 */
138 prop = ofw_tree_getprop(node, "reg");
139 if (!prop || !prop->value)
140 return NULL;
141
142 ofw_upa_reg_t *reg = prop->value;
143 size_t regs = prop->size / sizeof(ofw_upa_reg_t);
144
145 if (regs < PSYCHO_INTERNAL_REG + 1)
146 return NULL;
147
148 uintptr_t paddr;
149 if (!ofw_upa_apply_ranges(node->parent, &reg[PSYCHO_INTERNAL_REG],
150 &paddr))
151 return NULL;
152
153 pci = (pci_t *) malloc(sizeof(pci_t), FRAME_ATOMIC);
154 if (!pci)
155 return NULL;
156
157 pci->model = PCI_PSYCHO;
158 pci->op = &pci_psycho_ops;
159 pci->reg = (uint64_t *) km_map(paddr, reg[PSYCHO_INTERNAL_REG].size,
160 PAGE_WRITE | PAGE_NOT_CACHEABLE);
161
162 /*
163 * Set sysinfo data needed by the uspace OBIO driver.
164 */
165 sysinfo_set_item_val("obio.base.physical", NULL, paddr);
166 sysinfo_set_item_val("kbd.cir.obio", NULL, 1);
167
168 return pci;
169}
170
171void obio_enable_interrupt(pci_t *pci, int inr)
172{
173 pci->reg[OBIO_IMR(inr & INO_MASK)] |= IMAP_V_MASK;
174}
175
176void obio_clear_interrupt(pci_t *pci, int inr)
177{
178 pci->reg[OBIO_CIR(inr & INO_MASK)] = 0; /* set IDLE */
179}
180
181/** Initialize PCI controller. */
182pci_t *pci_init(ofw_tree_node_t *node)
183{
184 ofw_tree_property_t *prop;
185
186 /*
187 * First, verify this is a PCI node.
188 */
189 ASSERT(str_cmp(ofw_tree_node_name(node), "pci") == 0);
190
191 /*
192 * Determine PCI controller model.
193 */
194 prop = ofw_tree_getprop(node, "model");
195 if (!prop || !prop->value)
196 return NULL;
197
198 if (str_cmp(prop->value, "SUNW,sabre") == 0) {
199 /*
200 * PCI controller Sabre.
201 * This model is found on UltraSPARC IIi based machines.
202 */
203 return pci_sabre_init(node);
204 } else if (str_cmp(prop->value, "SUNW,psycho") == 0) {
205 /*
206 * PCI controller Psycho.
207 * Used on UltraSPARC II based processors, for instance,
208 * on Ultra 60.
209 */
210 return pci_psycho_init(node);
211 } else {
212 /*
213 * Unsupported model.
214 */
215 printf("Unsupported PCI controller model (%s).\n",
216 (char *) prop->value);
217 }
218
219 return NULL;
220}
221
222void pci_enable_interrupt(pci_t *pci, int inr)
223{
224 ASSERT(pci->op && pci->op->enable_interrupt);
225 pci->op->enable_interrupt(pci, inr);
226}
227
228void pci_clear_interrupt(void *pcip, int inr)
229{
230 pci_t *pci = (pci_t *)pcip;
231
232 ASSERT(pci->op && pci->op->clear_interrupt);
233 pci->op->clear_interrupt(pci, inr);
234}
235
236/** @}
237 */
Note: See TracBrowser for help on using the repository browser.