[e2cc9a0] | 1 | /*
|
---|
[df4ed85] | 2 | * Copyright (c) 2006 Jakub Jermar
|
---|
[e2cc9a0] | 3 | * All rights reserved.
|
---|
| 4 | *
|
---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
---|
| 6 | * modification, are permitted provided that the following conditions
|
---|
| 7 | * are met:
|
---|
| 8 | *
|
---|
| 9 | * - Redistributions of source code must retain the above copyright
|
---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | * documentation and/or other materials provided with the distribution.
|
---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
---|
| 15 | * derived from this software without specific prior written permission.
|
---|
| 16 | *
|
---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | */
|
---|
| 28 |
|
---|
[c5429fe] | 29 | /** @addtogroup kernel_sparc64
|
---|
[e2cc9a0] | 30 | * @{
|
---|
| 31 | */
|
---|
| 32 | /**
|
---|
| 33 | * @file
|
---|
| 34 | * @brief PCI driver.
|
---|
| 35 | */
|
---|
| 36 |
|
---|
| 37 | #include <arch/drivers/pci.h>
|
---|
| 38 | #include <genarch/ofw/ofw_tree.h>
|
---|
[e731b0d] | 39 | #include <genarch/ofw/upa.h>
|
---|
[e2cc9a0] | 40 | #include <arch/trap/interrupt.h>
|
---|
[d4673296] | 41 | #include <mm/km.h>
|
---|
[aafed15] | 42 | #include <stdlib.h>
|
---|
[d99c1d2] | 43 | #include <typedefs.h>
|
---|
[63e27ef] | 44 | #include <assert.h>
|
---|
[b2fa1204] | 45 | #include <log.h>
|
---|
[19f857a] | 46 | #include <str.h>
|
---|
[e2cc9a0] | 47 | #include <arch/asm.h>
|
---|
[42742c5a] | 48 | #include <sysinfo/sysinfo.h>
|
---|
[e2cc9a0] | 49 |
|
---|
[dfd77382] | 50 | #define SABRE_INTERNAL_REG 0
|
---|
[19f857a] | 51 | #define PSYCHO_INTERNAL_REG 2
|
---|
[e2cc9a0] | 52 |
|
---|
[dfd77382] | 53 | #define OBIO_IMR_BASE 0x200
|
---|
| 54 | #define OBIO_IMR(ino) (OBIO_IMR_BASE + ((ino) & INO_MASK))
|
---|
[e2cc9a0] | 55 |
|
---|
[dfd77382] | 56 | #define OBIO_CIR_BASE 0x300
|
---|
| 57 | #define OBIO_CIR(ino) (OBIO_CIR_BASE + ((ino) & INO_MASK))
|
---|
[d4f184f] | 58 |
|
---|
[8d2760f] | 59 | static void obio_enable_interrupt(pci_t *, int);
|
---|
| 60 | static void obio_clear_interrupt(pci_t *, int);
|
---|
[d4f184f] | 61 |
|
---|
[8d2760f] | 62 | static pci_t *pci_sabre_init(ofw_tree_node_t *);
|
---|
| 63 | static pci_t *pci_psycho_init(ofw_tree_node_t *);
|
---|
[d4f184f] | 64 |
|
---|
[e2cc9a0] | 65 | /** PCI operations for Sabre model. */
|
---|
| 66 | static pci_operations_t pci_sabre_ops = {
|
---|
[dfd77382] | 67 | .enable_interrupt = obio_enable_interrupt,
|
---|
| 68 | .clear_interrupt = obio_clear_interrupt
|
---|
[e2cc9a0] | 69 | };
|
---|
[d4f184f] | 70 | /** PCI operations for Psycho model. */
|
---|
| 71 | static pci_operations_t pci_psycho_ops = {
|
---|
[dfd77382] | 72 | .enable_interrupt = obio_enable_interrupt,
|
---|
| 73 | .clear_interrupt = obio_clear_interrupt
|
---|
[d4f184f] | 74 | };
|
---|
[e2cc9a0] | 75 |
|
---|
[d4f184f] | 76 | /** Initialize PCI controller (model Sabre).
|
---|
| 77 | *
|
---|
[dfd77382] | 78 | * @param node OpenFirmware device tree node of the Sabre.
|
---|
[d4f184f] | 79 | *
|
---|
[dfd77382] | 80 | * @return Address of the initialized PCI structure.
|
---|
[1b20da0] | 81 | */
|
---|
[e2cc9a0] | 82 | pci_t *pci_sabre_init(ofw_tree_node_t *node)
|
---|
| 83 | {
|
---|
| 84 | pci_t *pci;
|
---|
| 85 | ofw_tree_property_t *prop;
|
---|
| 86 |
|
---|
| 87 | /*
|
---|
| 88 | * Get registers.
|
---|
| 89 | */
|
---|
| 90 | prop = ofw_tree_getprop(node, "reg");
|
---|
| 91 | if (!prop || !prop->value)
|
---|
| 92 | return NULL;
|
---|
| 93 |
|
---|
| 94 | ofw_upa_reg_t *reg = prop->value;
|
---|
[98000fb] | 95 | size_t regs = prop->size / sizeof(ofw_upa_reg_t);
|
---|
[e2cc9a0] | 96 |
|
---|
[dfd77382] | 97 | if (regs < SABRE_INTERNAL_REG + 1)
|
---|
[e2cc9a0] | 98 | return NULL;
|
---|
| 99 |
|
---|
| 100 | uintptr_t paddr;
|
---|
[dfd77382] | 101 | if (!ofw_upa_apply_ranges(node->parent, ®[SABRE_INTERNAL_REG],
|
---|
| 102 | &paddr))
|
---|
[e2cc9a0] | 103 | return NULL;
|
---|
| 104 |
|
---|
[11b285d] | 105 | pci = (pci_t *) malloc(sizeof(pci_t));
|
---|
[e2cc9a0] | 106 | if (!pci)
|
---|
| 107 | return NULL;
|
---|
| 108 |
|
---|
| 109 | pci->model = PCI_SABRE;
|
---|
| 110 | pci->op = &pci_sabre_ops;
|
---|
[adec5b45] | 111 | pci->reg = (uint64_t *) km_map(paddr, reg[SABRE_INTERNAL_REG].size,
|
---|
[a1b9f63] | 112 | KM_NATURAL_ALIGNMENT, PAGE_WRITE | PAGE_NOT_CACHEABLE);
|
---|
[e2cc9a0] | 113 |
|
---|
| 114 | return pci;
|
---|
| 115 | }
|
---|
| 116 |
|
---|
[d4f184f] | 117 | /** Initialize the Psycho PCI controller.
|
---|
| 118 | *
|
---|
[dfd77382] | 119 | * @param node OpenFirmware device tree node of the Psycho.
|
---|
[d4f184f] | 120 | *
|
---|
[dfd77382] | 121 | * @return Address of the initialized PCI structure.
|
---|
[1b20da0] | 122 | */
|
---|
[d4f184f] | 123 | pci_t *pci_psycho_init(ofw_tree_node_t *node)
|
---|
| 124 | {
|
---|
| 125 | pci_t *pci;
|
---|
| 126 | ofw_tree_property_t *prop;
|
---|
| 127 |
|
---|
| 128 | /*
|
---|
| 129 | * Get registers.
|
---|
| 130 | */
|
---|
| 131 | prop = ofw_tree_getprop(node, "reg");
|
---|
| 132 | if (!prop || !prop->value)
|
---|
| 133 | return NULL;
|
---|
| 134 |
|
---|
| 135 | ofw_upa_reg_t *reg = prop->value;
|
---|
[98000fb] | 136 | size_t regs = prop->size / sizeof(ofw_upa_reg_t);
|
---|
[d4f184f] | 137 |
|
---|
[dfd77382] | 138 | if (regs < PSYCHO_INTERNAL_REG + 1)
|
---|
[d4f184f] | 139 | return NULL;
|
---|
| 140 |
|
---|
| 141 | uintptr_t paddr;
|
---|
[dfd77382] | 142 | if (!ofw_upa_apply_ranges(node->parent, ®[PSYCHO_INTERNAL_REG],
|
---|
| 143 | &paddr))
|
---|
[d4f184f] | 144 | return NULL;
|
---|
| 145 |
|
---|
[11b285d] | 146 | pci = (pci_t *) malloc(sizeof(pci_t));
|
---|
[d4f184f] | 147 | if (!pci)
|
---|
| 148 | return NULL;
|
---|
| 149 |
|
---|
| 150 | pci->model = PCI_PSYCHO;
|
---|
| 151 | pci->op = &pci_psycho_ops;
|
---|
[adec5b45] | 152 | pci->reg = (uint64_t *) km_map(paddr, reg[PSYCHO_INTERNAL_REG].size,
|
---|
[a1b9f63] | 153 | KM_NATURAL_ALIGNMENT, PAGE_WRITE | PAGE_NOT_CACHEABLE);
|
---|
[d4f184f] | 154 |
|
---|
| 155 | return pci;
|
---|
| 156 | }
|
---|
| 157 |
|
---|
[dfd77382] | 158 | void obio_enable_interrupt(pci_t *pci, int inr)
|
---|
[d4f184f] | 159 | {
|
---|
[dfd77382] | 160 | pci->reg[OBIO_IMR(inr & INO_MASK)] |= IMAP_V_MASK;
|
---|
[d4f184f] | 161 | }
|
---|
| 162 |
|
---|
[dfd77382] | 163 | void obio_clear_interrupt(pci_t *pci, int inr)
|
---|
[d4f184f] | 164 | {
|
---|
[dfd77382] | 165 | pci->reg[OBIO_CIR(inr & INO_MASK)] = 0; /* set IDLE */
|
---|
[d4f184f] | 166 | }
|
---|
| 167 |
|
---|
[e2cc9a0] | 168 | /** Initialize PCI controller. */
|
---|
| 169 | pci_t *pci_init(ofw_tree_node_t *node)
|
---|
| 170 | {
|
---|
| 171 | ofw_tree_property_t *prop;
|
---|
| 172 |
|
---|
| 173 | /*
|
---|
| 174 | * First, verify this is a PCI node.
|
---|
| 175 | */
|
---|
[63e27ef] | 176 | assert(str_cmp(ofw_tree_node_name(node), "pci") == 0);
|
---|
[e2cc9a0] | 177 |
|
---|
| 178 | /*
|
---|
| 179 | * Determine PCI controller model.
|
---|
| 180 | */
|
---|
| 181 | prop = ofw_tree_getprop(node, "model");
|
---|
| 182 | if (!prop || !prop->value)
|
---|
| 183 | return NULL;
|
---|
[a35b458] | 184 |
|
---|
[b60c582] | 185 | if (str_cmp(prop->value, "SUNW,sabre") == 0) {
|
---|
[e2cc9a0] | 186 | /*
|
---|
| 187 | * PCI controller Sabre.
|
---|
| 188 | * This model is found on UltraSPARC IIi based machines.
|
---|
| 189 | */
|
---|
| 190 | return pci_sabre_init(node);
|
---|
[b60c582] | 191 | } else if (str_cmp(prop->value, "SUNW,psycho") == 0) {
|
---|
[d4f184f] | 192 | /*
|
---|
| 193 | * PCI controller Psycho.
|
---|
| 194 | * Used on UltraSPARC II based processors, for instance,
|
---|
| 195 | * on Ultra 60.
|
---|
| 196 | */
|
---|
| 197 | return pci_psycho_init(node);
|
---|
[e2cc9a0] | 198 | } else {
|
---|
| 199 | /*
|
---|
| 200 | * Unsupported model.
|
---|
| 201 | */
|
---|
[b2fa1204] | 202 | log(LF_ARCH, LVL_WARN, "Unsupported PCI controller model (%s).",
|
---|
[7e752b2] | 203 | (char *) prop->value);
|
---|
[e2cc9a0] | 204 | }
|
---|
| 205 |
|
---|
| 206 | return NULL;
|
---|
| 207 | }
|
---|
| 208 |
|
---|
| 209 | void pci_enable_interrupt(pci_t *pci, int inr)
|
---|
| 210 | {
|
---|
[63e27ef] | 211 | assert(pci->op && pci->op->enable_interrupt);
|
---|
[e2cc9a0] | 212 | pci->op->enable_interrupt(pci, inr);
|
---|
| 213 | }
|
---|
| 214 |
|
---|
[8d2760f] | 215 | void pci_clear_interrupt(void *pcip, int inr)
|
---|
[e2cc9a0] | 216 | {
|
---|
[8d2760f] | 217 | pci_t *pci = (pci_t *)pcip;
|
---|
| 218 |
|
---|
[63e27ef] | 219 | assert(pci->op && pci->op->clear_interrupt);
|
---|
[e2cc9a0] | 220 | pci->op->clear_interrupt(pci, inr);
|
---|
| 221 | }
|
---|
| 222 |
|
---|
| 223 | /** @}
|
---|
| 224 | */
|
---|