source: mainline/kernel/arch/sparc64/include/trap/mmu.h@ df4ed85

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since df4ed85 was df4ed85, checked in by Jakub Jermar <jakub@…>, 18 years ago

© versus ©

  • Property mode set to 100644
File size: 4.6 KB
RevLine 
[f5df72d]1/*
[df4ed85]2 * Copyright (c) 2006 Jakub Jermar
[f5df72d]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[3222efd]29/** @addtogroup sparc64interrupt
[b45c443]30 * @{
31 */
[f5df72d]32/**
[3222efd]33 * @file
34 * @brief This file contains fast MMU trap handlers.
[f5df72d]35 */
36
[e0b241f]37#ifndef KERN_sparc64_MMU_TRAP_H_
38#define KERN_sparc64_MMU_TRAP_H_
[f5df72d]39
[7cb53f62]40#include <arch/stack.h>
[a7961271]41#include <arch/regdef.h>
[f47fd19]42#include <arch/mm/tlb.h>
43#include <arch/mm/mmu.h>
44#include <arch/mm/tte.h>
[ed166f7]45#include <arch/trap/regwin.h>
[7cb53f62]46
[29b2bbf]47#ifdef CONFIG_TSB
48#include <arch/mm/tsb.h>
49#endif
50
[f5df72d]51#define TT_FAST_INSTRUCTION_ACCESS_MMU_MISS 0x64
52#define TT_FAST_DATA_ACCESS_MMU_MISS 0x68
53#define TT_FAST_DATA_ACCESS_PROTECTION 0x6c
54
55#define FAST_MMU_HANDLER_SIZE 128
56
[778c1e1]57#ifdef __ASM__
[ed166f7]58
[f5df72d]59.macro FAST_INSTRUCTION_ACCESS_MMU_MISS_HANDLER
[6767c1d]60 /*
61 * First, try to refill TLB from TSB.
62 */
[29b2bbf]63#ifdef CONFIG_TSB
64 ldxa [%g0] ASI_IMMU, %g1 ! read TSB Tag Target Register
65 ldxa [%g0] ASI_IMMU_TSB_8KB_PTR_REG, %g2 ! read TSB 8K Pointer
66 ldda [%g2] ASI_NUCLEUS_QUAD_LDD, %g4 ! 16-byte atomic load into %g4 and %g5
67 cmp %g1, %g4 ! is this the entry we are looking for?
68 bne,pn %xcc, 0f
69 nop
70 stxa %g5, [%g0] ASI_ITLB_DATA_IN_REG ! copy mapping from ITSB to ITLB
71 retry
72#endif
73
740:
[e0b241f]75 wrpr %g0, PSTATE_PRIV_BIT | PSTATE_AG_BIT, %pstate
76 PREEMPTIBLE_HANDLER fast_instruction_access_mmu_miss
[f5df72d]77.endm
78
[e2bf639]79.macro FAST_DATA_ACCESS_MMU_MISS_HANDLER tl
[f47fd19]80 /*
[a7961271]81 * First, try to refill TLB from TSB.
82 */
[29b2bbf]83
84#ifdef CONFIG_TSB
85 ldxa [%g0] ASI_DMMU, %g1 ! read TSB Tag Target Register
[8440473]86 srlx %g1, TSB_TAG_TARGET_CONTEXT_SHIFT, %g2 ! is this a kernel miss?
[29b2bbf]87 brz,pn %g2, 0f
88 ldxa [%g0] ASI_DMMU_TSB_8KB_PTR_REG, %g3 ! read TSB 8K Pointer
89 ldda [%g3] ASI_NUCLEUS_QUAD_LDD, %g4 ! 16-byte atomic load into %g4 and %g5
90 cmp %g1, %g4 ! is this the entry we are looking for?
91 bne,pn %xcc, 0f
92 nop
93 stxa %g5, [%g0] ASI_DTLB_DATA_IN_REG ! copy mapping from DTSB to DTLB
94 retry
95#endif
[a7961271]96
97 /*
98 * Second, test if it is the portion of the kernel address space
[f47fd19]99 * which is faulting. If that is the case, immediately create
100 * identity mapping for that page in DTLB. VPN 0 is excluded from
101 * this treatment.
102 *
103 * Note that branch-delay slots are used in order to save space.
104 */
[29b2bbf]1050:
[f47fd19]106 mov VA_DMMU_TAG_ACCESS, %g1
107 ldxa [%g1] ASI_DMMU, %g1 ! read the faulting Context and VPN
108 set TLB_TAG_ACCESS_CONTEXT_MASK, %g2
109 andcc %g1, %g2, %g3 ! get Context
110 bnz 0f ! Context is non-zero
111 andncc %g1, %g2, %g3 ! get page address into %g3
112 bz 0f ! page address is zero
113
[f2ea5d8]114 sethi %hi(kernel_8k_tlb_data_template), %g2
115 ldx [%g2 + %lo(kernel_8k_tlb_data_template)], %g2
116 or %g3, %g2, %g2
[f47fd19]117 stxa %g2, [%g0] ASI_DTLB_DATA_IN_REG ! identity map the kernel page
[f5df72d]118 retry
[f47fd19]119
[a7961271]120 /*
121 * Third, catch and handle special cases when the trap is caused by
[ed166f7]122 * the userspace register window spill or fill handler. In case
123 * one of these two traps caused this trap, we just lower the trap
124 * level and service the DTLB miss. In the end, we restart
125 * the offending SAVE or RESTORE.
[a7961271]126 */
1270:
[e2bf639]128.if (\tl > 0)
129 wrpr %g0, 1, %tl
130.endif
[a7961271]131
132 wrpr %g0, PSTATE_PRIV_BIT | PSTATE_AG_BIT, %pstate
[f47fd19]133 PREEMPTIBLE_HANDLER fast_data_access_mmu_miss
[f5df72d]134.endm
135
[e2bf639]136.macro FAST_DATA_ACCESS_PROTECTION_HANDLER tl
[ed166f7]137 /*
138 * The same special case as in FAST_DATA_ACCESS_MMU_MISS_HANDLER.
139 */
[29b2bbf]140
[e2bf639]141.if (\tl > 0)
142 wrpr %g0, 1, %tl
143.endif
[ed166f7]144
[e0b241f]145 wrpr %g0, PSTATE_PRIV_BIT | PSTATE_AG_BIT, %pstate
146 PREEMPTIBLE_HANDLER fast_data_access_protection
[f5df72d]147.endm
[ed166f7]148
[778c1e1]149#endif /* __ASM__ */
[f5df72d]150
151#endif
[b45c443]152
[3222efd]153/** @}
[b45c443]154 */
Note: See TracBrowser for help on using the repository browser.