source: mainline/kernel/arch/sparc64/include/sun4u/cpu.h@ 6b9e85b

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 6b9e85b was 6b9e85b, checked in by Jakub Jermar <jakub@…>, 14 years ago

Remove sparc64's cache.h and all references to it.

  • Property mode set to 100644
File size: 3.0 KB
RevLine 
[5f678b1c]1/*
2 * Copyright (c) 2005 Jakub Jermar
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup sparc64
30 * @{
31 */
32/** @file
33 */
34
[eb79d60]35#ifndef KERN_sparc64_sun4u_CPU_H_
36#define KERN_sparc64_sun4u_CPU_H_
[5f678b1c]37
[7a0359b]38#define MANUF_FUJITSU 0x04
39#define MANUF_ULTRASPARC 0x17 /**< UltraSPARC I, UltraSPARC II */
40#define MANUF_SUN 0x3e
[5f678b1c]41
[7a0359b]42#define IMPL_ULTRASPARCI 0x10
43#define IMPL_ULTRASPARCII 0x11
44#define IMPL_ULTRASPARCII_I 0x12
45#define IMPL_ULTRASPARCII_E 0x13
46#define IMPL_ULTRASPARCIII 0x14
47#define IMPL_ULTRASPARCIII_PLUS 0x15
48#define IMPL_ULTRASPARCIII_I 0x16
49#define IMPL_ULTRASPARCIV 0x18
50#define IMPL_ULTRASPARCIV_PLUS 0x19
[5f678b1c]51
[7a0359b]52#define IMPL_SPARC64V 0x5
[5f678b1c]53
54#ifndef __ASM__
55
56#include <typedefs.h>
57#include <arch/register.h>
58#include <arch/regdef.h>
59#include <arch/asm.h>
[7a0359b]60#include <trace.h>
[5f678b1c]61
62typedef struct {
[7a0359b]63 uint32_t mid; /**< Processor ID as read from
64 UPA_CONFIG/FIREPLANE_CONFIG. */
[5f678b1c]65 ver_reg_t ver;
[7a0359b]66 uint32_t clock_frequency; /**< Processor frequency in Hz. */
67 uint64_t next_tick_cmpr; /**< Next clock interrupt should be
68 generated when the TICK register
69 matches this value. */
[5f678b1c]70} cpu_arch_t;
71
[7a0359b]72/** Read the module ID (agent ID/CPUID) of the current CPU.
73 *
[5f678b1c]74 */
[7a0359b]75NO_TRACE static inline uint32_t read_mid(void)
[5f678b1c]76{
77 uint64_t icbus_config = asi_u64_read(ASI_ICBUS_CONFIG, 0);
78 icbus_config = icbus_config >> ICBUS_CONFIG_MID_SHIFT;
[7a0359b]79
[5f678b1c]80#if defined (US)
81 return icbus_config & 0x1f;
82#elif defined (US3)
83 if (((ver_reg_t) ver_read()).impl == IMPL_ULTRASPARCIII_I)
84 return icbus_config & 0x1f;
85 else
86 return icbus_config & 0x3ff;
87#endif
88}
89
[7a0359b]90#endif
[5f678b1c]91
92#endif
93
94/** @}
95 */
Note: See TracBrowser for help on using the repository browser.