1 | /*
|
---|
2 | * Copyright (c) 2005 Jakub Jermar
|
---|
3 | * All rights reserved.
|
---|
4 | *
|
---|
5 | * Redistribution and use in source and binary forms, with or without
|
---|
6 | * modification, are permitted provided that the following conditions
|
---|
7 | * are met:
|
---|
8 | *
|
---|
9 | * - Redistributions of source code must retain the above copyright
|
---|
10 | * notice, this list of conditions and the following disclaimer.
|
---|
11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
12 | * notice, this list of conditions and the following disclaimer in the
|
---|
13 | * documentation and/or other materials provided with the distribution.
|
---|
14 | * - The name of the author may not be used to endorse or promote products
|
---|
15 | * derived from this software without specific prior written permission.
|
---|
16 | *
|
---|
17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
27 | */
|
---|
28 |
|
---|
29 | /** @addtogroup sparc64
|
---|
30 | * @{
|
---|
31 | */
|
---|
32 | /** @file
|
---|
33 | */
|
---|
34 |
|
---|
35 | #ifndef KERN_sparc64_BARRIER_H_
|
---|
36 | #define KERN_sparc64_BARRIER_H_
|
---|
37 |
|
---|
38 | /*
|
---|
39 | * Our critical section barriers are prepared for the weakest RMO memory model.
|
---|
40 | */
|
---|
41 | #define CS_ENTER_BARRIER() \
|
---|
42 | asm volatile ( \
|
---|
43 | "membar #LoadLoad | #LoadStore\n" \
|
---|
44 | ::: "memory" \
|
---|
45 | )
|
---|
46 | #define CS_LEAVE_BARRIER() \
|
---|
47 | asm volatile ( \
|
---|
48 | "membar #StoreStore\n" \
|
---|
49 | "membar #LoadStore\n" \
|
---|
50 | ::: "memory" \
|
---|
51 | )
|
---|
52 |
|
---|
53 | #define memory_barrier() \
|
---|
54 | asm volatile ("membar #LoadLoad | #StoreStore\n" ::: "memory")
|
---|
55 | #define read_barrier() \
|
---|
56 | asm volatile ("membar #LoadLoad\n" ::: "memory")
|
---|
57 | #define write_barrier() \
|
---|
58 | asm volatile ("membar #StoreStore\n" ::: "memory")
|
---|
59 |
|
---|
60 | #define flush(a) \
|
---|
61 | asm volatile ("flush %0\n" :: "r" ((a)) : "memory")
|
---|
62 |
|
---|
63 | /** Flush Instruction pipeline. */
|
---|
64 | static inline void flush_pipeline(void)
|
---|
65 | {
|
---|
66 | /*
|
---|
67 | * The FLUSH instruction takes address parameter.
|
---|
68 | * As such, it may trap if the address is not found in DTLB.
|
---|
69 | *
|
---|
70 | * The entire kernel text is mapped by a locked ITLB and
|
---|
71 | * DTLB entries. Therefore, when this function is called,
|
---|
72 | * the %o7 register will always be in the range mapped by
|
---|
73 | * DTLB.
|
---|
74 | */
|
---|
75 |
|
---|
76 | asm volatile ("flush %o7\n");
|
---|
77 | }
|
---|
78 |
|
---|
79 | /** Memory Barrier instruction. */
|
---|
80 | static inline void membar(void)
|
---|
81 | {
|
---|
82 | asm volatile ("membar #Sync\n");
|
---|
83 | }
|
---|
84 |
|
---|
85 | #define smc_coherence(a) \
|
---|
86 | { \
|
---|
87 | write_barrier(); \
|
---|
88 | flush((a)); \
|
---|
89 | }
|
---|
90 |
|
---|
91 | #define FLUSH_INVAL_MIN 4
|
---|
92 | #define smc_coherence_block(a, l) \
|
---|
93 | { \
|
---|
94 | unsigned long i; \
|
---|
95 | write_barrier(); \
|
---|
96 | for (i = 0; i < (l); i += FLUSH_INVAL_MIN) \
|
---|
97 | flush((void *)(a) + i); \
|
---|
98 | }
|
---|
99 |
|
---|
100 | #endif
|
---|
101 |
|
---|
102 | /** @}
|
---|
103 | */
|
---|