source: mainline/kernel/arch/sparc64/include/barrier.h@ e3038b4

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since e3038b4 was c8e99bb, checked in by Jakub Jermar <jakub@…>, 15 years ago

Foolproof version of flush_pipeline().

The %o7 version does not work if the calling function does create its own stack
frame and leaves %o7 uninitialized. The %i7 version might not theoretically work
if called from a function running in the first stack frame of a stack.

  • Property mode set to 100644
File size: 3.3 KB
RevLine 
[2a99fa8]1/*
[df4ed85]2 * Copyright (c) 2005 Jakub Jermar
[2a99fa8]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[0ffa3ef5]29/** @addtogroup sparc64
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[ed166f7]35#ifndef KERN_sparc64_BARRIER_H_
36#define KERN_sparc64_BARRIER_H_
[2a99fa8]37
[c8e99bb]38#ifdef KERNEL
39#include <typedefs.h>
40#else
41#include <stdint.h>
42#endif
43
[2a99fa8]44/*
[1ecdbb0]45 * Our critical section barriers are prepared for the weakest RMO memory model.
[2a99fa8]46 */
[1ecdbb0]47#define CS_ENTER_BARRIER() \
[cc85fb9]48 asm volatile ( \
[1ecdbb0]49 "membar #LoadLoad | #LoadStore\n" \
50 ::: "memory" \
51 )
52#define CS_LEAVE_BARRIER() \
[cc85fb9]53 asm volatile ( \
[1ecdbb0]54 "membar #StoreStore\n" \
55 "membar #LoadStore\n" \
56 ::: "memory" \
57 )
[2a99fa8]58
[1ecdbb0]59#define memory_barrier() \
[e7b7be3f]60 asm volatile ("membar #LoadLoad | #StoreStore\n" ::: "memory")
[1ecdbb0]61#define read_barrier() \
[e7b7be3f]62 asm volatile ("membar #LoadLoad\n" ::: "memory")
[1ecdbb0]63#define write_barrier() \
[e7b7be3f]64 asm volatile ("membar #StoreStore\n" ::: "memory")
[2a99fa8]65
[d5087aa]66#define flush(a) \
67 asm volatile ("flush %0\n" :: "r" ((a)) : "memory")
[e25eca80]68
[c711efe]69/** Flush Instruction pipeline. */
70static inline void flush_pipeline(void)
[c52ed6b]71{
[c8e99bb]72 uint64_t pc;
73
[c52ed6b]74 /*
[9ea8a7ca]75 * The FLUSH instruction takes address parameter.
76 * As such, it may trap if the address is not found in DTLB.
[32fffef0]77 *
78 * The entire kernel text is mapped by a locked ITLB and
79 * DTLB entries. Therefore, when this function is called,
[c8e99bb]80 * the %pc register will always be in the range mapped by
[32fffef0]81 * DTLB.
[c52ed6b]82 */
[7cb53f62]83
[c8e99bb]84 asm volatile (
85 "rd %%pc, %0\n"
86 "flush %0\n"
87 : "=&r" (pc)
88 );
[c52ed6b]89}
[b00fdde]90
[9ea8a7ca]91/** Memory Barrier instruction. */
[b5e0bb8]92static inline void membar(void)
93{
[e7b7be3f]94 asm volatile ("membar #Sync\n");
[b5e0bb8]95}
96
[723060a]97#if defined (US)
98
[e25eca80]99#define smc_coherence(a) \
100{ \
101 write_barrier(); \
102 flush((a)); \
103}
104
[d5087aa]105#define FLUSH_INVAL_MIN 4
106#define smc_coherence_block(a, l) \
107{ \
108 unsigned long i; \
109 write_barrier(); \
110 for (i = 0; i < (l); i += FLUSH_INVAL_MIN) \
111 flush((void *)(a) + i); \
112}
113
[723060a]114#elif defined (US3)
115
116#define smc_coherence(a) \
117{ \
118 write_barrier(); \
119 flush_pipeline(); \
120}
121
122#define smc_coherence_block(a, l) \
123{ \
124 write_barrier(); \
125 flush_pipeline(); \
126}
127
128#endif /* defined(US3) */
129
[2a99fa8]130#endif
[b45c443]131
[0ffa3ef5]132/** @}
[b45c443]133 */
Note: See TracBrowser for help on using the repository browser.