source: mainline/kernel/arch/sparc64/include/barrier.h@ 8ccd2ea

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 8ccd2ea was cc85fb9, checked in by Jakub Jermar <jakub@…>, 18 years ago

Indentation and formatting fixes.

  • Property mode set to 100644
File size: 2.7 KB
RevLine 
[2a99fa8]1/*
[df4ed85]2 * Copyright (c) 2005 Jakub Jermar
[2a99fa8]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[0ffa3ef5]29/** @addtogroup sparc64
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[ed166f7]35#ifndef KERN_sparc64_BARRIER_H_
36#define KERN_sparc64_BARRIER_H_
[2a99fa8]37
38/*
[1ecdbb0]39 * Our critical section barriers are prepared for the weakest RMO memory model.
[2a99fa8]40 */
[1ecdbb0]41#define CS_ENTER_BARRIER() \
[cc85fb9]42 asm volatile ( \
[1ecdbb0]43 "membar #LoadLoad | #LoadStore\n" \
44 ::: "memory" \
45 )
46#define CS_LEAVE_BARRIER() \
[cc85fb9]47 asm volatile ( \
[1ecdbb0]48 "membar #StoreStore\n" \
49 "membar #LoadStore\n" \
50 ::: "memory" \
51 )
[2a99fa8]52
[1ecdbb0]53#define memory_barrier() \
[e7b7be3f]54 asm volatile ("membar #LoadLoad | #StoreStore\n" ::: "memory")
[1ecdbb0]55#define read_barrier() \
[e7b7be3f]56 asm volatile ("membar #LoadLoad\n" ::: "memory")
[1ecdbb0]57#define write_barrier() \
[e7b7be3f]58 asm volatile ("membar #StoreStore\n" ::: "memory")
[2a99fa8]59
[9ea8a7ca]60/** Flush Instruction Memory instruction. */
[c52ed6b]61static inline void flush(void)
62{
63 /*
[9ea8a7ca]64 * The FLUSH instruction takes address parameter.
65 * As such, it may trap if the address is not found in DTLB.
[32fffef0]66 *
67 * The entire kernel text is mapped by a locked ITLB and
68 * DTLB entries. Therefore, when this function is called,
69 * the %o7 register will always be in the range mapped by
70 * DTLB.
[c52ed6b]71 */
[7cb53f62]72
[e7b7be3f]73 asm volatile ("flush %o7\n");
[c52ed6b]74}
[b00fdde]75
[9ea8a7ca]76/** Memory Barrier instruction. */
[b5e0bb8]77static inline void membar(void)
78{
[e7b7be3f]79 asm volatile ("membar #Sync\n");
[b5e0bb8]80}
81
[2a99fa8]82#endif
[b45c443]83
[0ffa3ef5]84/** @}
[b45c443]85 */
Note: See TracBrowser for help on using the repository browser.