[2a99fa8] | 1 | /*
|
---|
[df4ed85] | 2 | * Copyright (c) 2005 Jakub Jermar
|
---|
[2a99fa8] | 3 | * All rights reserved.
|
---|
| 4 | *
|
---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
---|
| 6 | * modification, are permitted provided that the following conditions
|
---|
| 7 | * are met:
|
---|
| 8 | *
|
---|
| 9 | * - Redistributions of source code must retain the above copyright
|
---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | * documentation and/or other materials provided with the distribution.
|
---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
---|
| 15 | * derived from this software without specific prior written permission.
|
---|
| 16 | *
|
---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | */
|
---|
| 28 |
|
---|
[0ffa3ef5] | 29 | /** @addtogroup sparc64
|
---|
[b45c443] | 30 | * @{
|
---|
| 31 | */
|
---|
| 32 | /** @file
|
---|
| 33 | */
|
---|
| 34 |
|
---|
[ed166f7] | 35 | #ifndef KERN_sparc64_ATOMIC_H_
|
---|
| 36 | #define KERN_sparc64_ATOMIC_H_
|
---|
[2a99fa8] | 37 |
|
---|
[86b31ba9] | 38 | #include <arch/barrier.h>
|
---|
[59e07c91] | 39 | #include <arch/types.h>
|
---|
[bf29fe5] | 40 | #include <preemption.h>
|
---|
[59e07c91] | 41 |
|
---|
[0fad93a] | 42 | /** Atomic add operation.
|
---|
| 43 | *
|
---|
| 44 | * Use atomic compare and swap operation to atomically add signed value.
|
---|
| 45 | *
|
---|
| 46 | * @param val Atomic variable.
|
---|
| 47 | * @param i Signed value to be added.
|
---|
| 48 | *
|
---|
| 49 | * @return Value of the atomic variable as it existed before addition.
|
---|
[2a99fa8] | 50 | */
|
---|
[23684b7] | 51 | static inline long atomic_add(atomic_t *val, int i)
|
---|
[0fad93a] | 52 | {
|
---|
[7f1c620] | 53 | uint64_t a, b;
|
---|
[0fad93a] | 54 |
|
---|
[06e1e95] | 55 | do {
|
---|
| 56 | volatile uintptr_t x = (uint64_t) &val->count;
|
---|
| 57 |
|
---|
| 58 | a = *((uint64_t *) x);
|
---|
| 59 | b = a + i;
|
---|
[bf29fe5] | 60 | asm volatile ("casx %0, %2, %1\n" : "+m" (*((uint64_t *)x)),
|
---|
| 61 | "+r" (b) : "r" (a));
|
---|
[06e1e95] | 62 | } while (a != b);
|
---|
[0fad93a] | 63 |
|
---|
| 64 | return a;
|
---|
| 65 | }
|
---|
[2a99fa8] | 66 |
|
---|
[23684b7] | 67 | static inline long atomic_preinc(atomic_t *val)
|
---|
[9a2d6e1] | 68 | {
|
---|
| 69 | return atomic_add(val, 1) + 1;
|
---|
| 70 | }
|
---|
| 71 |
|
---|
[23684b7] | 72 | static inline long atomic_postinc(atomic_t *val)
|
---|
[9a2d6e1] | 73 | {
|
---|
| 74 | return atomic_add(val, 1);
|
---|
| 75 | }
|
---|
| 76 |
|
---|
[23684b7] | 77 | static inline long atomic_predec(atomic_t *val)
|
---|
[9a2d6e1] | 78 | {
|
---|
| 79 | return atomic_add(val, -1) - 1;
|
---|
| 80 | }
|
---|
| 81 |
|
---|
[23684b7] | 82 | static inline long atomic_postdec(atomic_t *val)
|
---|
[9a2d6e1] | 83 | {
|
---|
[8eb36b0] | 84 | return atomic_add(val, -1);
|
---|
[9a2d6e1] | 85 | }
|
---|
| 86 |
|
---|
[10c071e] | 87 | static inline void atomic_inc(atomic_t *val)
|
---|
| 88 | {
|
---|
[0fad93a] | 89 | (void) atomic_add(val, 1);
|
---|
[2a99fa8] | 90 | }
|
---|
| 91 |
|
---|
[10c071e] | 92 | static inline void atomic_dec(atomic_t *val)
|
---|
| 93 | {
|
---|
[0fad93a] | 94 | (void) atomic_add(val, -1);
|
---|
[2a99fa8] | 95 | }
|
---|
| 96 |
|
---|
[86b31ba9] | 97 | static inline long test_and_set(atomic_t *val)
|
---|
| 98 | {
|
---|
| 99 | uint64_t v = 1;
|
---|
[a9ac978] | 100 | volatile uintptr_t x = (uint64_t) &val->count;
|
---|
[86b31ba9] | 101 |
|
---|
[bf29fe5] | 102 | asm volatile ("casx %0, %2, %1\n" : "+m" (*((uint64_t *) x)),
|
---|
| 103 | "+r" (v) : "r" (0));
|
---|
[86b31ba9] | 104 |
|
---|
| 105 | return v;
|
---|
| 106 | }
|
---|
| 107 |
|
---|
| 108 | static inline void atomic_lock_arch(atomic_t *val)
|
---|
| 109 | {
|
---|
| 110 | uint64_t tmp1 = 1;
|
---|
[0f6a3376] | 111 | uint64_t tmp2 = 0;
|
---|
[86b31ba9] | 112 |
|
---|
[a9ac978] | 113 | volatile uintptr_t x = (uint64_t) &val->count;
|
---|
| 114 |
|
---|
[bf29fe5] | 115 | preemption_disable();
|
---|
| 116 |
|
---|
[e7b7be3f] | 117 | asm volatile (
|
---|
[86b31ba9] | 118 | "0:\n"
|
---|
| 119 | "casx %0, %3, %1\n"
|
---|
| 120 | "brz %1, 2f\n"
|
---|
| 121 | "nop\n"
|
---|
| 122 | "1:\n"
|
---|
| 123 | "ldx %0, %2\n"
|
---|
| 124 | "brz %2, 0b\n"
|
---|
| 125 | "nop\n"
|
---|
[5646813] | 126 | "ba %xcc, 1b\n"
|
---|
[86b31ba9] | 127 | "nop\n"
|
---|
| 128 | "2:\n"
|
---|
[a9ac978] | 129 | : "+m" (*((uint64_t *) x)), "+r" (tmp1), "+r" (tmp2) : "r" (0)
|
---|
[86b31ba9] | 130 | );
|
---|
| 131 |
|
---|
| 132 | /*
|
---|
| 133 | * Prevent critical section code from bleeding out this way up.
|
---|
| 134 | */
|
---|
| 135 | CS_ENTER_BARRIER();
|
---|
| 136 | }
|
---|
| 137 |
|
---|
[2a99fa8] | 138 | #endif
|
---|
[b45c443] | 139 |
|
---|
[0ffa3ef5] | 140 | /** @}
|
---|
[b45c443] | 141 | */
|
---|