[602c9101] | 1 | /*
|
---|
[df4ed85] | 2 | * Copyright (c) 2005 Martin Decky
|
---|
[602c9101] | 3 | * All rights reserved.
|
---|
| 4 | *
|
---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
---|
| 6 | * modification, are permitted provided that the following conditions
|
---|
| 7 | * are met:
|
---|
| 8 | *
|
---|
| 9 | * - Redistributions of source code must retain the above copyright
|
---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | * documentation and/or other materials provided with the distribution.
|
---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
---|
| 15 | * derived from this software without specific prior written permission.
|
---|
| 16 | *
|
---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | */
|
---|
| 28 |
|
---|
[06e1e95] | 29 | /** @addtogroup ppc64
|
---|
[b45c443] | 30 | * @{
|
---|
| 31 | */
|
---|
| 32 | /** @file
|
---|
| 33 | */
|
---|
| 34 |
|
---|
[06e1e95] | 35 | #ifndef KERN_ppc64_ASM_H_
|
---|
| 36 | #define KERN_ppc64_ASM_H_
|
---|
[602c9101] | 37 |
|
---|
| 38 | #include <arch/types.h>
|
---|
| 39 | #include <config.h>
|
---|
| 40 |
|
---|
| 41 | /** Enable interrupts.
|
---|
| 42 | *
|
---|
| 43 | * Enable interrupts and return previous
|
---|
| 44 | * value of EE.
|
---|
| 45 | *
|
---|
| 46 | * @return Old interrupt priority level.
|
---|
| 47 | */
|
---|
[48c1ef9] | 48 | static inline ipl_t interrupts_enable(void)
|
---|
| 49 | {
|
---|
[602c9101] | 50 | ipl_t v;
|
---|
| 51 | ipl_t tmp;
|
---|
| 52 |
|
---|
[48c1ef9] | 53 | asm volatile (
|
---|
[602c9101] | 54 | "mfmsr %0\n"
|
---|
| 55 | "mfmsr %1\n"
|
---|
| 56 | "ori %1, %1, 1 << 15\n"
|
---|
| 57 | "mtmsr %1\n"
|
---|
| 58 | : "=r" (v), "=r" (tmp)
|
---|
| 59 | );
|
---|
| 60 | return v;
|
---|
| 61 | }
|
---|
| 62 |
|
---|
| 63 | /** Disable interrupts.
|
---|
| 64 | *
|
---|
| 65 | * Disable interrupts and return previous
|
---|
| 66 | * value of EE.
|
---|
| 67 | *
|
---|
| 68 | * @return Old interrupt priority level.
|
---|
| 69 | */
|
---|
[48c1ef9] | 70 | static inline ipl_t interrupts_disable(void)
|
---|
| 71 | {
|
---|
[602c9101] | 72 | ipl_t v;
|
---|
| 73 | ipl_t tmp;
|
---|
| 74 |
|
---|
[48c1ef9] | 75 | asm volatile (
|
---|
[602c9101] | 76 | "mfmsr %0\n"
|
---|
| 77 | "mfmsr %1\n"
|
---|
| 78 | "rlwinm %1, %1, 0, 17, 15\n"
|
---|
| 79 | "mtmsr %1\n"
|
---|
| 80 | : "=r" (v), "=r" (tmp)
|
---|
| 81 | );
|
---|
| 82 | return v;
|
---|
| 83 | }
|
---|
| 84 |
|
---|
| 85 | /** Restore interrupt priority level.
|
---|
| 86 | *
|
---|
| 87 | * Restore EE.
|
---|
| 88 | *
|
---|
| 89 | * @param ipl Saved interrupt priority level.
|
---|
| 90 | */
|
---|
[48c1ef9] | 91 | static inline void interrupts_restore(ipl_t ipl)
|
---|
| 92 | {
|
---|
[602c9101] | 93 | ipl_t tmp;
|
---|
| 94 |
|
---|
[48c1ef9] | 95 | asm volatile (
|
---|
[602c9101] | 96 | "mfmsr %1\n"
|
---|
| 97 | "rlwimi %0, %1, 0, 17, 15\n"
|
---|
| 98 | "cmpw 0, %0, %1\n"
|
---|
| 99 | "beq 0f\n"
|
---|
| 100 | "mtmsr %0\n"
|
---|
| 101 | "0:\n"
|
---|
| 102 | : "=r" (ipl), "=r" (tmp)
|
---|
| 103 | : "0" (ipl)
|
---|
[48c1ef9] | 104 | : "cr0"
|
---|
[602c9101] | 105 | );
|
---|
| 106 | }
|
---|
| 107 |
|
---|
| 108 | /** Return interrupt priority level.
|
---|
| 109 | *
|
---|
| 110 | * Return EE.
|
---|
| 111 | *
|
---|
| 112 | * @return Current interrupt priority level.
|
---|
| 113 | */
|
---|
[48c1ef9] | 114 | static inline ipl_t interrupts_read(void)
|
---|
| 115 | {
|
---|
[602c9101] | 116 | ipl_t v;
|
---|
[48c1ef9] | 117 |
|
---|
| 118 | asm volatile (
|
---|
[602c9101] | 119 | "mfmsr %0\n"
|
---|
| 120 | : "=r" (v)
|
---|
| 121 | );
|
---|
| 122 | return v;
|
---|
| 123 | }
|
---|
| 124 |
|
---|
| 125 | /** Return base address of current stack.
|
---|
| 126 | *
|
---|
| 127 | * Return the base address of the current stack.
|
---|
| 128 | * The stack is assumed to be STACK_SIZE bytes long.
|
---|
| 129 | * The stack must start on page boundary.
|
---|
| 130 | */
|
---|
[7f1c620] | 131 | static inline uintptr_t get_stack_base(void)
|
---|
[602c9101] | 132 | {
|
---|
[7f1c620] | 133 | uintptr_t v;
|
---|
[602c9101] | 134 |
|
---|
[48c1ef9] | 135 | asm volatile (
|
---|
| 136 | "and %0, %%sp, %1\n"
|
---|
| 137 | : "=r" (v)
|
---|
| 138 | : "r" (~(STACK_SIZE - 1))
|
---|
| 139 | );
|
---|
[602c9101] | 140 | return v;
|
---|
| 141 | }
|
---|
| 142 |
|
---|
| 143 | static inline void cpu_sleep(void)
|
---|
| 144 | {
|
---|
| 145 | }
|
---|
| 146 |
|
---|
[040542aa] | 147 | static inline void cpu_halt(void)
|
---|
| 148 | {
|
---|
| 149 | asm volatile (
|
---|
| 150 | "b 0\n"
|
---|
| 151 | );
|
---|
| 152 | }
|
---|
| 153 |
|
---|
[7f1c620] | 154 | void asm_delay_loop(uint32_t t);
|
---|
[602c9101] | 155 |
|
---|
[7f1c620] | 156 | extern void userspace_asm(uintptr_t uspace_uarg, uintptr_t stack, uintptr_t entry);
|
---|
[48c1ef9] | 157 |
|
---|
[602c9101] | 158 | #endif
|
---|
[b45c443] | 159 |
|
---|
[06e1e95] | 160 | /** @}
|
---|
[b45c443] | 161 | */
|
---|