source: mainline/kernel/arch/ppc32/include/asm.h@ 9c56996

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 9c56996 was c0699467, checked in by Martin Decky <martin@…>, 14 years ago

do not provide general access to kernel headers from uspace, only allow specific headers to be accessed or shared
externalize headers which serve as kernel/uspace API/ABI into a special tree

  • Property mode set to 100644
File size: 4.7 KB
Line 
1/*
2 * Copyright (c) 2005 Martin Decky
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup ppc32
30 * @{
31 */
32/** @file
33 */
34
35#ifndef KERN_ppc32_ASM_H_
36#define KERN_ppc32_ASM_H_
37
38#include <typedefs.h>
39#include <config.h>
40#include <arch/msr.h>
41#include <arch/mm/asid.h>
42#include <trace.h>
43
44NO_TRACE static inline uint32_t msr_read(void)
45{
46 uint32_t msr;
47
48 asm volatile (
49 "mfmsr %[msr]\n"
50 : [msr] "=r" (msr)
51 );
52
53 return msr;
54}
55
56NO_TRACE static inline void msr_write(uint32_t msr)
57{
58 asm volatile (
59 "mtmsr %[msr]\n"
60 :: [msr] "r" (msr)
61 );
62}
63
64NO_TRACE static inline void sr_set(uint32_t flags, asid_t asid, uint32_t sr)
65{
66 asm volatile (
67 "mtsrin %[value], %[sr]\n"
68 :: [value] "r" ((flags << 16) + (asid << 4) + sr),
69 [sr] "r" (sr << 28)
70 );
71}
72
73NO_TRACE static inline uint32_t sr_get(uint32_t vaddr)
74{
75 uint32_t vsid;
76
77 asm volatile (
78 "mfsrin %[vsid], %[vaddr]\n"
79 : [vsid] "=r" (vsid)
80 : [vaddr] "r" (vaddr)
81 );
82
83 return vsid;
84}
85
86NO_TRACE static inline uint32_t sdr1_get(void)
87{
88 uint32_t sdr1;
89
90 asm volatile (
91 "mfsdr1 %[sdr1]\n"
92 : [sdr1] "=r" (sdr1)
93 );
94
95 return sdr1;
96}
97
98/** Enable interrupts.
99 *
100 * Enable interrupts and return previous
101 * value of EE.
102 *
103 * @return Old interrupt priority level.
104 *
105 */
106NO_TRACE static inline ipl_t interrupts_enable(void)
107{
108 ipl_t ipl = msr_read();
109 msr_write(ipl | MSR_EE);
110 return ipl;
111}
112
113/** Disable interrupts.
114 *
115 * Disable interrupts and return previous
116 * value of EE.
117 *
118 * @return Old interrupt priority level.
119 *
120 */
121NO_TRACE static inline ipl_t interrupts_disable(void)
122{
123 ipl_t ipl = msr_read();
124 msr_write(ipl & (~MSR_EE));
125 return ipl;
126}
127
128/** Restore interrupt priority level.
129 *
130 * Restore EE.
131 *
132 * @param ipl Saved interrupt priority level.
133 *
134 */
135NO_TRACE static inline void interrupts_restore(ipl_t ipl)
136{
137 msr_write((msr_read() & (~MSR_EE)) | (ipl & MSR_EE));
138}
139
140/** Return interrupt priority level.
141 *
142 * Return EE.
143 *
144 * @return Current interrupt priority level.
145 *
146 */
147NO_TRACE static inline ipl_t interrupts_read(void)
148{
149 return msr_read();
150}
151
152/** Check whether interrupts are disabled.
153 *
154 * @return True if interrupts are disabled.
155 *
156 */
157NO_TRACE static inline bool interrupts_disabled(void)
158{
159 return ((msr_read() & MSR_EE) == 0);
160}
161
162/** Return base address of current stack.
163 *
164 * Return the base address of the current stack.
165 * The stack is assumed to be STACK_SIZE bytes long.
166 * The stack must start on page boundary.
167 *
168 */
169NO_TRACE static inline uintptr_t get_stack_base(void)
170{
171 uintptr_t base;
172
173 asm volatile (
174 "and %[base], %%sp, %[mask]\n"
175 : [base] "=r" (base)
176 : [mask] "r" (~(STACK_SIZE - 1))
177 );
178
179 return base;
180}
181
182NO_TRACE static inline void cpu_sleep(void)
183{
184}
185
186NO_TRACE static inline void pio_write_8(ioport8_t *port, uint8_t v)
187{
188 *port = v;
189}
190
191NO_TRACE static inline void pio_write_16(ioport16_t *port, uint16_t v)
192{
193 *port = v;
194}
195
196NO_TRACE static inline void pio_write_32(ioport32_t *port, uint32_t v)
197{
198 *port = v;
199}
200
201NO_TRACE static inline uint8_t pio_read_8(ioport8_t *port)
202{
203 return *port;
204}
205
206NO_TRACE static inline uint16_t pio_read_16(ioport16_t *port)
207{
208 return *port;
209}
210
211NO_TRACE static inline uint32_t pio_read_32(ioport32_t *port)
212{
213 return *port;
214}
215
216extern void cpu_halt(void) __attribute__((noreturn));
217extern void asm_delay_loop(uint32_t t);
218extern void userspace_asm(uintptr_t uspace_uarg, uintptr_t stack, uintptr_t entry);
219
220#endif
221
222/** @}
223 */
Note: See TracBrowser for help on using the repository browser.