source: mainline/kernel/arch/ppc32/include/arch/asm.h@ 8addb24a

ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 8addb24a was 8addb24a, checked in by Jiří Zárevúcky <zarevucky.jiri@…>, 3 years ago

Turn spin look hint into a function

  • Property mode set to 100644
File size: 4.4 KB
Line 
1/*
2 * Copyright (c) 2005 Martin Decky
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup kernel_ppc32
30 * @{
31 */
32/** @file
33 */
34
35#ifndef KERN_ppc32_ASM_H_
36#define KERN_ppc32_ASM_H_
37
38#include <typedefs.h>
39#include <config.h>
40#include <arch/msr.h>
41#include <arch/mm/asid.h>
42#include <trace.h>
43
44_NO_TRACE static inline void cpu_spin_hint(void)
45{
46}
47
48_NO_TRACE static inline uint32_t msr_read(void)
49{
50 uint32_t msr;
51
52 asm volatile (
53 "mfmsr %[msr]\n"
54 : [msr] "=r" (msr)
55 );
56
57 return msr;
58}
59
60_NO_TRACE static inline void msr_write(uint32_t msr)
61{
62 asm volatile (
63 "mtmsr %[msr]\n"
64 "isync\n"
65 :: [msr] "r" (msr)
66 );
67}
68
69_NO_TRACE static inline void sr_set(uint32_t flags, asid_t asid, uint32_t sr)
70{
71 asm volatile (
72 "mtsrin %[value], %[sr]\n"
73 "sync\n"
74 "isync\n"
75 :: [value] "r" ((flags << 16) + (asid << 4) + sr),
76 [sr] "r" (sr << 28)
77 );
78}
79
80_NO_TRACE static inline uint32_t sr_get(uint32_t vaddr)
81{
82 uint32_t vsid;
83
84 asm volatile (
85 "mfsrin %[vsid], %[vaddr]\n"
86 : [vsid] "=r" (vsid)
87 : [vaddr] "r" (vaddr)
88 );
89
90 return vsid;
91}
92
93_NO_TRACE static inline uint32_t sdr1_get(void)
94{
95 uint32_t sdr1;
96
97 asm volatile (
98 "mfsdr1 %[sdr1]\n"
99 : [sdr1] "=r" (sdr1)
100 );
101
102 return sdr1;
103}
104
105/** Enable interrupts.
106 *
107 * Enable interrupts and return previous
108 * value of EE.
109 *
110 * @return Old interrupt priority level.
111 *
112 */
113_NO_TRACE static inline ipl_t interrupts_enable(void)
114{
115 ipl_t ipl = msr_read();
116 msr_write(ipl | MSR_EE);
117 return ipl;
118}
119
120/** Disable interrupts.
121 *
122 * Disable interrupts and return previous
123 * value of EE.
124 *
125 * @return Old interrupt priority level.
126 *
127 */
128_NO_TRACE static inline ipl_t interrupts_disable(void)
129{
130 ipl_t ipl = msr_read();
131 msr_write(ipl & (~MSR_EE));
132 return ipl;
133}
134
135/** Restore interrupt priority level.
136 *
137 * Restore EE.
138 *
139 * @param ipl Saved interrupt priority level.
140 *
141 */
142_NO_TRACE static inline void interrupts_restore(ipl_t ipl)
143{
144 msr_write((msr_read() & (~MSR_EE)) | (ipl & MSR_EE));
145}
146
147/** Return interrupt priority level.
148 *
149 * Return EE.
150 *
151 * @return Current interrupt priority level.
152 *
153 */
154_NO_TRACE static inline ipl_t interrupts_read(void)
155{
156 return msr_read();
157}
158
159/** Check whether interrupts are disabled.
160 *
161 * @return True if interrupts are disabled.
162 *
163 */
164_NO_TRACE static inline bool interrupts_disabled(void)
165{
166 return ((msr_read() & MSR_EE) == 0);
167}
168
169_NO_TRACE static inline void cpu_sleep(void)
170{
171}
172
173_NO_TRACE static inline void pio_write_8(ioport8_t *port, uint8_t v)
174{
175 *port = v;
176}
177
178_NO_TRACE static inline void pio_write_16(ioport16_t *port, uint16_t v)
179{
180 *port = v;
181}
182
183_NO_TRACE static inline void pio_write_32(ioport32_t *port, uint32_t v)
184{
185 *port = v;
186}
187
188_NO_TRACE static inline uint8_t pio_read_8(ioport8_t *port)
189{
190 return *port;
191}
192
193_NO_TRACE static inline uint16_t pio_read_16(ioport16_t *port)
194{
195 return *port;
196}
197
198_NO_TRACE static inline uint32_t pio_read_32(ioport32_t *port)
199{
200 return *port;
201}
202
203extern void cpu_halt(void) __attribute__((noreturn));
204extern void asm_delay_loop(uint32_t t);
205extern void userspace_asm(uintptr_t uspace_uarg, uintptr_t stack, uintptr_t entry);
206
207#endif
208
209/** @}
210 */
Note: See TracBrowser for help on using the repository browser.