source: mainline/kernel/arch/ppc32/include/arch/asm.h@ 128359eb

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 128359eb was 128359eb, checked in by Martin Decky <martin@…>, 6 years ago

Replace get_stack_base() with builtin_frame_address(0)

The usage of an intrinsic function to obtain the current stack pointer
should provide the compuler more room for performance optimizations than
the hand-written (and volatile) inline assembly block.

  • Property mode set to 100644
File size: 4.4 KB
Line 
1/*
2 * Copyright (c) 2005 Martin Decky
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup kernel_ppc32
30 * @{
31 */
32/** @file
33 */
34
35#ifndef KERN_ppc32_ASM_H_
36#define KERN_ppc32_ASM_H_
37
38#include <typedefs.h>
39#include <config.h>
40#include <arch/msr.h>
41#include <arch/mm/asid.h>
42#include <trace.h>
43
44_NO_TRACE static inline uint32_t msr_read(void)
45{
46 uint32_t msr;
47
48 asm volatile (
49 "mfmsr %[msr]\n"
50 : [msr] "=r" (msr)
51 );
52
53 return msr;
54}
55
56_NO_TRACE static inline void msr_write(uint32_t msr)
57{
58 asm volatile (
59 "mtmsr %[msr]\n"
60 "isync\n"
61 :: [msr] "r" (msr)
62 );
63}
64
65_NO_TRACE static inline void sr_set(uint32_t flags, asid_t asid, uint32_t sr)
66{
67 asm volatile (
68 "mtsrin %[value], %[sr]\n"
69 "sync\n"
70 "isync\n"
71 :: [value] "r" ((flags << 16) + (asid << 4) + sr),
72 [sr] "r" (sr << 28)
73 );
74}
75
76_NO_TRACE static inline uint32_t sr_get(uint32_t vaddr)
77{
78 uint32_t vsid;
79
80 asm volatile (
81 "mfsrin %[vsid], %[vaddr]\n"
82 : [vsid] "=r" (vsid)
83 : [vaddr] "r" (vaddr)
84 );
85
86 return vsid;
87}
88
89_NO_TRACE static inline uint32_t sdr1_get(void)
90{
91 uint32_t sdr1;
92
93 asm volatile (
94 "mfsdr1 %[sdr1]\n"
95 : [sdr1] "=r" (sdr1)
96 );
97
98 return sdr1;
99}
100
101/** Enable interrupts.
102 *
103 * Enable interrupts and return previous
104 * value of EE.
105 *
106 * @return Old interrupt priority level.
107 *
108 */
109_NO_TRACE static inline ipl_t interrupts_enable(void)
110{
111 ipl_t ipl = msr_read();
112 msr_write(ipl | MSR_EE);
113 return ipl;
114}
115
116/** Disable interrupts.
117 *
118 * Disable interrupts and return previous
119 * value of EE.
120 *
121 * @return Old interrupt priority level.
122 *
123 */
124_NO_TRACE static inline ipl_t interrupts_disable(void)
125{
126 ipl_t ipl = msr_read();
127 msr_write(ipl & (~MSR_EE));
128 return ipl;
129}
130
131/** Restore interrupt priority level.
132 *
133 * Restore EE.
134 *
135 * @param ipl Saved interrupt priority level.
136 *
137 */
138_NO_TRACE static inline void interrupts_restore(ipl_t ipl)
139{
140 msr_write((msr_read() & (~MSR_EE)) | (ipl & MSR_EE));
141}
142
143/** Return interrupt priority level.
144 *
145 * Return EE.
146 *
147 * @return Current interrupt priority level.
148 *
149 */
150_NO_TRACE static inline ipl_t interrupts_read(void)
151{
152 return msr_read();
153}
154
155/** Check whether interrupts are disabled.
156 *
157 * @return True if interrupts are disabled.
158 *
159 */
160_NO_TRACE static inline bool interrupts_disabled(void)
161{
162 return ((msr_read() & MSR_EE) == 0);
163}
164
165_NO_TRACE static inline void cpu_sleep(void)
166{
167}
168
169_NO_TRACE static inline void pio_write_8(ioport8_t *port, uint8_t v)
170{
171 *port = v;
172}
173
174_NO_TRACE static inline void pio_write_16(ioport16_t *port, uint16_t v)
175{
176 *port = v;
177}
178
179_NO_TRACE static inline void pio_write_32(ioport32_t *port, uint32_t v)
180{
181 *port = v;
182}
183
184_NO_TRACE static inline uint8_t pio_read_8(ioport8_t *port)
185{
186 return *port;
187}
188
189_NO_TRACE static inline uint16_t pio_read_16(ioport16_t *port)
190{
191 return *port;
192}
193
194_NO_TRACE static inline uint32_t pio_read_32(ioport32_t *port)
195{
196 return *port;
197}
198
199extern void cpu_halt(void) __attribute__((noreturn));
200extern void asm_delay_loop(uint32_t t);
201extern void userspace_asm(uintptr_t uspace_uarg, uintptr_t stack, uintptr_t entry);
202
203#endif
204
205/** @}
206 */
Note: See TracBrowser for help on using the repository browser.