source: mainline/kernel/arch/mips64/src/mips64.c@ ddcc8a0

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since ddcc8a0 was c0699467, checked in by Martin Decky <martin@…>, 14 years ago

do not provide general access to kernel headers from uspace, only allow specific headers to be accessed or shared
externalize headers which serve as kernel/uspace API/ABI into a special tree

  • Property mode set to 100644
File size: 6.7 KB
Line 
1/*
2 * Copyright (c) 2003-2004 Jakub Jermar
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup mips64
30 * @{
31 */
32/** @file
33 */
34
35#include <arch.h>
36#include <arch/cp0.h>
37#include <arch/exception.h>
38#include <arch/debug.h>
39#include <mm/as.h>
40#include <userspace.h>
41#include <memstr.h>
42#include <proc/thread.h>
43#include <abi/proc/uarg.h>
44#include <print.h>
45#include <console/console.h>
46#include <syscall/syscall.h>
47#include <sysinfo/sysinfo.h>
48#include <arch/interrupt.h>
49#include <interrupt.h>
50#include <console/chardev.h>
51#include <arch/barrier.h>
52#include <arch/debugger.h>
53#include <genarch/fb/fb.h>
54#include <abi/fb/visuals.h>
55#include <genarch/drivers/dsrln/dsrlnin.h>
56#include <genarch/drivers/dsrln/dsrlnout.h>
57#include <genarch/srln/srln.h>
58#include <macros.h>
59#include <config.h>
60#include <str.h>
61#include <arch/drivers/msim.h>
62#include <arch/asm/regname.h>
63
64/* Size of the code jumping to the exception handler code
65 * - J+NOP
66 */
67#define EXCEPTION_JUMP_SIZE 8
68
69#define TLB_EXC ((char *) 0xffffffff80000000)
70#define NORM_EXC ((char *) 0xffffffff80000180)
71#define CACHE_EXC ((char *) 0xffffffff80000100)
72
73
74/* Why the linker moves the variable 64K away in assembler
75 * when not in .text section?
76 */
77
78/* Stack pointer saved when entering user mode */
79uintptr_t supervisor_sp __attribute__ ((section (".text")));
80
81size_t cpu_count = 0;
82
83/** Performs mips64-specific initialization before main_bsp() is called. */
84void arch_pre_main(void *entry __attribute__((unused)), bootinfo_t *bootinfo)
85{
86 init.cnt = min3(bootinfo->cnt, TASKMAP_MAX_RECORDS, CONFIG_INIT_TASKS);
87
88 size_t i;
89 for (i = 0; i < init.cnt; i++) {
90 init.tasks[i].addr = (uintptr_t) bootinfo->tasks[i].addr;
91 init.tasks[i].size = bootinfo->tasks[i].size;
92 str_cpy(init.tasks[i].name, CONFIG_TASK_NAME_BUFLEN,
93 bootinfo->tasks[i].name);
94 }
95
96 for (i = 0; i < CPUMAP_MAX_RECORDS; i++) {
97 if ((bootinfo->cpumap & (1 << i)) != 0)
98 cpu_count++;
99 }
100}
101
102void arch_pre_mm_init(void)
103{
104 /* It is not assumed by default */
105 interrupts_disable();
106
107 /* Initialize dispatch table */
108 exception_init();
109
110 /* Copy the exception vectors to the right places */
111 memcpy(TLB_EXC, (char *) tlb_refill_entry, EXCEPTION_JUMP_SIZE);
112 smc_coherence_block(TLB_EXC, EXCEPTION_JUMP_SIZE);
113 memcpy(NORM_EXC, (char *) exception_entry, EXCEPTION_JUMP_SIZE);
114 smc_coherence_block(NORM_EXC, EXCEPTION_JUMP_SIZE);
115 memcpy(CACHE_EXC, (char *) cache_error_entry, EXCEPTION_JUMP_SIZE);
116 smc_coherence_block(CACHE_EXC, EXCEPTION_JUMP_SIZE);
117
118 /*
119 * Switch to BEV normal level so that exception vectors point to the
120 * kernel. Clear the error level.
121 */
122 cp0_status_write(cp0_status_read() &
123 ~(cp0_status_bev_bootstrap_bit | cp0_status_erl_error_bit));
124
125 /*
126 * Mask all interrupts
127 */
128 cp0_mask_all_int();
129
130 debugger_init();
131}
132
133void arch_post_mm_init(void)
134{
135 interrupt_init();
136
137#ifdef CONFIG_MIPS_PRN
138 outdev_t *dsrlndev = dsrlnout_init((ioport8_t *) MSIM_KBD_ADDRESS);
139 if (dsrlndev)
140 stdout_wire(dsrlndev);
141#endif
142}
143
144void arch_post_cpu_init(void)
145{
146}
147
148void arch_pre_smp_init(void)
149{
150}
151
152void arch_post_smp_init(void)
153{
154 static const char *platform;
155
156 /* Set platform name. */
157#ifdef MACHINE_msim
158 platform = "msim";
159#endif
160 sysinfo_set_item_data("platform", NULL, (void *) platform,
161 str_size(platform));
162
163#ifdef CONFIG_MIPS_KBD
164 /*
165 * Initialize the msim/GXemul keyboard port. Then initialize the serial line
166 * module and connect it to the msim/GXemul keyboard. Enable keyboard interrupts.
167 */
168 dsrlnin_instance_t *dsrlnin_instance
169 = dsrlnin_init((dsrlnin_t *) MSIM_KBD_ADDRESS, MSIM_KBD_IRQ);
170 if (dsrlnin_instance) {
171 srln_instance_t *srln_instance = srln_init();
172 if (srln_instance) {
173 indev_t *sink = stdin_wire();
174 indev_t *srln = srln_wire(srln_instance, sink);
175 dsrlnin_wire(dsrlnin_instance, srln);
176 cp0_unmask_int(MSIM_KBD_IRQ);
177 }
178 }
179
180 /*
181 * This is the necessary evil until the userspace driver is entirely
182 * self-sufficient.
183 */
184 sysinfo_set_item_val("kbd", NULL, true);
185 sysinfo_set_item_val("kbd.inr", NULL, MSIM_KBD_IRQ);
186 sysinfo_set_item_val("kbd.address.virtual", NULL, MSIM_KBD_ADDRESS);
187#endif
188}
189
190void calibrate_delay_loop(void)
191{
192}
193
194void userspace(uspace_arg_t *kernel_uarg)
195{
196 /* EXL = 1, UM = 1, IE = 1 */
197 cp0_status_write(cp0_status_read() | (cp0_status_exl_exception_bit |
198 cp0_status_um_bit | cp0_status_ie_enabled_bit));
199 cp0_epc_write((uintptr_t) kernel_uarg->uspace_entry);
200 userspace_asm(((uintptr_t) kernel_uarg->uspace_stack + STACK_SIZE),
201 (uintptr_t) kernel_uarg->uspace_uarg,
202 (uintptr_t) kernel_uarg->uspace_entry);
203
204 while (1);
205}
206
207/** Perform mips64 specific tasks needed before the new task is run. */
208void before_task_runs_arch(void)
209{
210}
211
212/** Perform mips64 specific tasks needed before the new thread is scheduled. */
213void before_thread_runs_arch(void)
214{
215 supervisor_sp =
216 (uintptr_t) &THREAD->kstack[STACK_SIZE - SP_DELTA];
217}
218
219void after_thread_ran_arch(void)
220{
221}
222
223/** Set thread-local-storage pointer
224 *
225 * We have it currently in K1, it is
226 * possible to have it separately in the future.
227 */
228sysarg_t sys_tls_set(sysarg_t addr)
229{
230 return 0;
231}
232
233void arch_reboot(void)
234{
235 ___halt();
236 while (1);
237}
238
239/** Construct function pointer
240 *
241 * @param fptr function pointer structure
242 * @param addr function address
243 * @param caller calling function address
244 *
245 * @return address of the function pointer
246 *
247 */
248void *arch_construct_function(fncptr_t *fptr, void *addr, void *caller)
249{
250 return addr;
251}
252
253void irq_initialize_arch(irq_t *irq)
254{
255 (void) irq;
256}
257
258/** @}
259 */
Note: See TracBrowser for help on using the repository browser.