source: mainline/kernel/arch/mips64/include/cp0.h@ 4748038

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 4748038 was c0699467, checked in by Martin Decky <martin@…>, 14 years ago

do not provide general access to kernel headers from uspace, only allow specific headers to be accessed or shared
externalize headers which serve as kernel/uspace API/ABI into a special tree

  • Property mode set to 100644
File size: 3.5 KB
Line 
1/*
2 * Copyright (c) 2003-2004 Jakub Jermar
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup mips64
30 * @{
31 */
32/** @file
33 */
34
35#ifndef KERN_mips64_CP0_H_
36#define KERN_mips64_CP0_H_
37
38#define cp0_status_ie_enabled_bit (1 << 0)
39#define cp0_status_exl_exception_bit (1 << 1)
40#define cp0_status_erl_error_bit (1 << 2)
41#define cp0_status_um_bit (1 << 4)
42#define cp0_status_bev_bootstrap_bit (1 << 22)
43#define cp0_status_fpu_bit (1 << 29)
44
45#define cp0_status_im_shift 8
46#define cp0_status_im_mask 0xff00
47
48#define cp0_cause_excno(cause) ((cause >> 2) & 0x1f)
49#define cp0_cause_coperr(cause) ((cause >> 28) & 0x3)
50
51#define fpu_cop_id 1
52
53/*
54 * Magic value for use in msim.
55 */
56#define cp0_compare_value 100000
57
58#define cp0_mask_all_int() \
59 cp0_status_write(cp0_status_read() & ~(cp0_status_im_mask))
60
61#define cp0_unmask_all_int() \
62 cp0_status_write(cp0_status_read() | cp0_status_im_mask)
63
64#define cp0_mask_int(it) \
65 cp0_status_write(cp0_status_read() & ~(1 << (cp0_status_im_shift + (it))))
66
67#define cp0_unmask_int(it) \
68 cp0_status_write(cp0_status_read() | (1 << (cp0_status_im_shift + (it))))
69
70#define GEN_READ_CP0(nm,reg) static inline uint64_t cp0_ ##nm##_read(void) \
71 { \
72 uint64_t retval; \
73 asm volatile ( \
74 "dmfc0 %0, $" #reg \
75 : "=r" (retval) \
76 ); \
77 return retval; \
78 }
79
80#define GEN_WRITE_CP0(nm,reg) static inline void cp0_ ##nm##_write(uint32_t val) \
81 { \
82 asm volatile ( \
83 "dmtc0 %0, $" #reg \
84 :: "r" (val) \
85 ); \
86 }
87
88GEN_READ_CP0(index, 0);
89GEN_WRITE_CP0(index, 0);
90
91GEN_READ_CP0(random, 1);
92
93GEN_READ_CP0(entry_lo0, 2);
94GEN_WRITE_CP0(entry_lo0, 2);
95
96GEN_READ_CP0(entry_lo1, 3);
97GEN_WRITE_CP0(entry_lo1, 3);
98
99GEN_READ_CP0(context, 4);
100GEN_WRITE_CP0(context, 4);
101
102GEN_READ_CP0(pagemask, 5);
103GEN_WRITE_CP0(pagemask, 5);
104
105GEN_READ_CP0(wired, 6);
106GEN_WRITE_CP0(wired, 6);
107
108GEN_READ_CP0(badvaddr, 8);
109
110GEN_READ_CP0(count, 9);
111GEN_WRITE_CP0(count, 9);
112
113GEN_READ_CP0(entry_hi, 10);
114GEN_WRITE_CP0(entry_hi, 10);
115
116GEN_READ_CP0(compare, 11);
117GEN_WRITE_CP0(compare, 11);
118
119GEN_READ_CP0(status, 12);
120GEN_WRITE_CP0(status, 12);
121
122GEN_READ_CP0(cause, 13);
123GEN_WRITE_CP0(cause, 13);
124
125GEN_READ_CP0(epc, 14);
126GEN_WRITE_CP0(epc, 14);
127
128GEN_READ_CP0(prid, 15);
129
130#endif
131
132/** @}
133 */
Note: See TracBrowser for help on using the repository browser.