source: mainline/kernel/arch/mips32/src/mm/tlb.c@ ac11ac7

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since ac11ac7 was ac11ac7, checked in by Jakub Jermar <jakub@…>, 15 years ago

Switch mips32 to use the unified panic architecture. No stack traces so far.

  • Property mode set to 100644
File size: 12.3 KB
RevLine 
[f761f1eb]1/*
[df4ed85]2 * Copyright (c) 2003-2004 Jakub Jermar
[f761f1eb]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[7f341820]29/** @addtogroup mips32mm
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[f761f1eb]35#include <arch/mm/tlb.h>
[4512d7e]36#include <mm/asid.h>
[f761f1eb]37#include <mm/tlb.h>
[1084a784]38#include <mm/page.h>
[20d50a1]39#include <mm/as.h>
[f761f1eb]40#include <arch/cp0.h>
41#include <panic.h>
42#include <arch.h>
[7f341820]43#include <synch/mutex.h>
[1084a784]44#include <print.h>
[cc205f1]45#include <debug.h>
[2d01bbd]46#include <align.h>
[874621f]47#include <interrupt.h>
[e2b762ec]48#include <symtab.h>
49
[91befde0]50static void tlb_refill_fail(istate_t *);
51static void tlb_invalid_fail(istate_t *);
52static void tlb_modified_fail(istate_t *);
[1084a784]53
[91befde0]54static pte_t *find_mapping_and_check(uintptr_t, int, istate_t *, int *);
[8c5e6c7]55
[91befde0]56/** Initialize TLB.
[1084a784]57 *
58 * Invalidate all entries and mark wired entries.
59 */
[b00fdde]60void tlb_arch_init(void)
[ce031f0]61{
[dd14cced]62 int i;
63
[ce031f0]64 cp0_pagemask_write(TLB_PAGE_MASK_16K);
[dd14cced]65 cp0_entry_hi_write(0);
66 cp0_entry_lo0_write(0);
67 cp0_entry_lo1_write(0);
[ce031f0]68
[dd14cced]69 /* Clear and initialize TLB. */
70
71 for (i = 0; i < TLB_ENTRY_COUNT; i++) {
72 cp0_index_write(i);
73 tlbwi();
74 }
[a98d2ec]75
[ce031f0]76 /*
77 * The kernel is going to make use of some wired
[1084a784]78 * entries (e.g. mapping kernel stacks in kseg3).
[ce031f0]79 */
80 cp0_wired_write(TLB_WIRED);
81}
82
[91befde0]83/** Process TLB Refill Exception.
[1084a784]84 *
[91befde0]85 * @param istate Interrupted register context.
[1084a784]86 */
[25d7709]87void tlb_refill(istate_t *istate)
[1084a784]88{
[cc205f1]89 entry_lo_t lo;
[2299914]90 entry_hi_t hi;
91 asid_t asid;
[7f1c620]92 uintptr_t badvaddr;
[1084a784]93 pte_t *pte;
[e3c762cd]94 int pfrc;
[7f341820]95
[1084a784]96 badvaddr = cp0_badvaddr_read();
[7f341820]97
98 mutex_lock(&AS->lock);
[2299914]99 asid = AS->asid;
[7f341820]100 mutex_unlock(&AS->lock);
101
[2299914]102 page_table_lock(AS, true);
[7f341820]103
[567807b1]104 pte = find_mapping_and_check(badvaddr, PF_ACCESS_READ, istate, &pfrc);
[e3c762cd]105 if (!pte) {
106 switch (pfrc) {
107 case AS_PF_FAULT:
108 goto fail;
109 break;
110 case AS_PF_DEFER:
111 /*
112 * The page fault came during copy_from_uspace()
113 * or copy_to_uspace().
114 */
115 page_table_unlock(AS, true);
116 return;
117 default:
[f651e80]118 panic("Unexpected pfrc (%d).", pfrc);
[e3c762cd]119 }
120 }
[38a1a84]121
[1084a784]122 /*
[38a1a84]123 * Record access to PTE.
[1084a784]124 */
[38a1a84]125 pte->a = 1;
126
[edebc15c]127 tlb_prepare_entry_hi(&hi, asid, badvaddr);
[91befde0]128 tlb_prepare_entry_lo(&lo, pte->g, pte->p, pte->d, pte->cacheable,
129 pte->pfn);
[1084a784]130
131 /*
132 * New entry is to be inserted into TLB
133 */
[8c5e6c7]134 cp0_entry_hi_write(hi.value);
[91befde0]135 if ((badvaddr / PAGE_SIZE) % 2 == 0) {
[cc205f1]136 cp0_entry_lo0_write(lo.value);
[1084a784]137 cp0_entry_lo1_write(0);
138 }
139 else {
140 cp0_entry_lo0_write(0);
[cc205f1]141 cp0_entry_lo1_write(lo.value);
[1084a784]142 }
[0bd4f56d]143 cp0_pagemask_write(TLB_PAGE_MASK_16K);
[1084a784]144 tlbwr();
145
[2299914]146 page_table_unlock(AS, true);
[1084a784]147 return;
148
149fail:
[2299914]150 page_table_unlock(AS, true);
[25d7709]151 tlb_refill_fail(istate);
[1084a784]152}
153
[91befde0]154/** Process TLB Invalid Exception.
[38a1a84]155 *
[91befde0]156 * @param istate Interrupted register context.
[38a1a84]157 */
[25d7709]158void tlb_invalid(istate_t *istate)
[1084a784]159{
[cc205f1]160 tlb_index_t index;
[7f1c620]161 uintptr_t badvaddr;
[cc205f1]162 entry_lo_t lo;
[8c5e6c7]163 entry_hi_t hi;
[38a1a84]164 pte_t *pte;
[e3c762cd]165 int pfrc;
[38a1a84]166
167 badvaddr = cp0_badvaddr_read();
168
169 /*
170 * Locate the faulting entry in TLB.
171 */
[8c5e6c7]172 hi.value = cp0_entry_hi_read();
[edebc15c]173 tlb_prepare_entry_hi(&hi, hi.asid, badvaddr);
[8c5e6c7]174 cp0_entry_hi_write(hi.value);
[38a1a84]175 tlbp();
[cc205f1]176 index.value = cp0_index_read();
[2299914]177
178 page_table_lock(AS, true);
[38a1a84]179
180 /*
181 * Fail if the entry is not in TLB.
182 */
[cc205f1]183 if (index.p) {
184 printf("TLB entry not found.\n");
[38a1a84]185 goto fail;
[cc205f1]186 }
[38a1a84]187
[567807b1]188 pte = find_mapping_and_check(badvaddr, PF_ACCESS_READ, istate, &pfrc);
[e3c762cd]189 if (!pte) {
190 switch (pfrc) {
191 case AS_PF_FAULT:
192 goto fail;
193 break;
194 case AS_PF_DEFER:
195 /*
196 * The page fault came during copy_from_uspace()
197 * or copy_to_uspace().
198 */
199 page_table_unlock(AS, true);
200 return;
201 default:
[f651e80]202 panic("Unexpected pfrc (%d).", pfrc);
[e3c762cd]203 }
204 }
[38a1a84]205
206 /*
207 * Read the faulting TLB entry.
208 */
209 tlbr();
210
211 /*
212 * Record access to PTE.
213 */
214 pte->a = 1;
215
[91befde0]216 tlb_prepare_entry_lo(&lo, pte->g, pte->p, pte->d, pte->cacheable,
217 pte->pfn);
[38a1a84]218
219 /*
220 * The entry is to be updated in TLB.
221 */
[91befde0]222 if ((badvaddr / PAGE_SIZE) % 2 == 0)
[cc205f1]223 cp0_entry_lo0_write(lo.value);
[38a1a84]224 else
[cc205f1]225 cp0_entry_lo1_write(lo.value);
[0bd4f56d]226 cp0_pagemask_write(TLB_PAGE_MASK_16K);
[38a1a84]227 tlbwi();
228
[2299914]229 page_table_unlock(AS, true);
[38a1a84]230 return;
231
232fail:
[2299914]233 page_table_unlock(AS, true);
[25d7709]234 tlb_invalid_fail(istate);
[1084a784]235}
236
[91befde0]237/** Process TLB Modified Exception.
[38a1a84]238 *
[91befde0]239 * @param istate Interrupted register context.
[38a1a84]240 */
[25d7709]241void tlb_modified(istate_t *istate)
[1084a784]242{
[cc205f1]243 tlb_index_t index;
[7f1c620]244 uintptr_t badvaddr;
[cc205f1]245 entry_lo_t lo;
[8c5e6c7]246 entry_hi_t hi;
[38a1a84]247 pte_t *pte;
[e3c762cd]248 int pfrc;
[38a1a84]249
250 badvaddr = cp0_badvaddr_read();
251
252 /*
253 * Locate the faulting entry in TLB.
254 */
[8c5e6c7]255 hi.value = cp0_entry_hi_read();
[edebc15c]256 tlb_prepare_entry_hi(&hi, hi.asid, badvaddr);
[8c5e6c7]257 cp0_entry_hi_write(hi.value);
[38a1a84]258 tlbp();
[cc205f1]259 index.value = cp0_index_read();
[2299914]260
261 page_table_lock(AS, true);
[38a1a84]262
263 /*
264 * Fail if the entry is not in TLB.
265 */
[cc205f1]266 if (index.p) {
267 printf("TLB entry not found.\n");
[38a1a84]268 goto fail;
[cc205f1]269 }
[38a1a84]270
[567807b1]271 pte = find_mapping_and_check(badvaddr, PF_ACCESS_WRITE, istate, &pfrc);
[e3c762cd]272 if (!pte) {
273 switch (pfrc) {
274 case AS_PF_FAULT:
275 goto fail;
276 break;
277 case AS_PF_DEFER:
278 /*
279 * The page fault came during copy_from_uspace()
280 * or copy_to_uspace().
281 */
282 page_table_unlock(AS, true);
283 return;
284 default:
[f651e80]285 panic("Unexpected pfrc (%d).", pfrc);
[e3c762cd]286 }
287 }
[38a1a84]288
289 /*
290 * Read the faulting TLB entry.
291 */
292 tlbr();
293
294 /*
295 * Record access and write to PTE.
296 */
297 pte->a = 1;
[0882a9a]298 pte->d = 1;
[38a1a84]299
[91befde0]300 tlb_prepare_entry_lo(&lo, pte->g, pte->p, pte->w, pte->cacheable,
301 pte->pfn);
[38a1a84]302
303 /*
304 * The entry is to be updated in TLB.
305 */
[91befde0]306 if ((badvaddr / PAGE_SIZE) % 2 == 0)
[cc205f1]307 cp0_entry_lo0_write(lo.value);
[38a1a84]308 else
[cc205f1]309 cp0_entry_lo1_write(lo.value);
[0bd4f56d]310 cp0_pagemask_write(TLB_PAGE_MASK_16K);
[38a1a84]311 tlbwi();
312
[2299914]313 page_table_unlock(AS, true);
[38a1a84]314 return;
315
316fail:
[2299914]317 page_table_unlock(AS, true);
[25d7709]318 tlb_modified_fail(istate);
[1084a784]319}
320
[25d7709]321void tlb_refill_fail(istate_t *istate)
[f761f1eb]322{
[ac11ac7]323 uintptr_t va = cp0_badvaddr_read();
[e16e0d59]324
[ac11ac7]325 fault_if_from_uspace(istate, "TLB Refill Exception on %p.", va);
326 panic_memtrap(istate, PF_ACCESS_READ, va, "TLB Refill Exception.");
[f761f1eb]327}
328
[1084a784]329
[25d7709]330void tlb_invalid_fail(istate_t *istate)
[f761f1eb]331{
[ac11ac7]332 uintptr_t va = cp0_badvaddr_read();
[a000878c]333
[ac11ac7]334 fault_if_from_uspace(istate, "TLB Invalid Exception on %p.", va);
335 panic_memtrap(istate, PF_ACCESS_READ, va, "TLB Invalid Exception.");
[f761f1eb]336}
337
[25d7709]338void tlb_modified_fail(istate_t *istate)
[ce031f0]339{
[ac11ac7]340 uintptr_t va = cp0_badvaddr_read();
[a000878c]341
[ac11ac7]342 fault_if_from_uspace(istate, "TLB Modified Exception on %p.", va);
343 panic_memtrap(istate, PF_ACCESS_WRITE, va, "TLB Modified Exception.");
[ce031f0]344}
345
[91befde0]346/** Try to find PTE for faulting address.
[38a1a84]347 *
[91befde0]348 * @param badvaddr Faulting virtual address.
349 * @param access Access mode that caused the fault.
350 * @param istate Pointer to interrupted state.
351 * @param pfrc Pointer to variable where as_page_fault() return code
352 * will be stored.
[38a1a84]353 *
[91befde0]354 * @return PTE on success, NULL otherwise.
[38a1a84]355 */
[91befde0]356pte_t *
357find_mapping_and_check(uintptr_t badvaddr, int access, istate_t *istate,
358 int *pfrc)
[38a1a84]359{
[cc205f1]360 entry_hi_t hi;
[38a1a84]361 pte_t *pte;
362
[1d432f9]363 ASSERT(mutex_locked(&AS->lock));
364
[cc205f1]365 hi.value = cp0_entry_hi_read();
[38a1a84]366
367 /*
368 * Handler cannot succeed if the ASIDs don't match.
369 */
[20d50a1]370 if (hi.asid != AS->asid) {
371 printf("EntryHi.asid=%d, AS->asid=%d\n", hi.asid, AS->asid);
[38a1a84]372 return NULL;
[cc205f1]373 }
[20d50a1]374
375 /*
376 * Check if the mapping exists in page tables.
377 */
[ef67bab]378 pte = page_mapping_find(AS, badvaddr);
[c867756e]379 if (pte && pte->p && (pte->w || access != PF_ACCESS_WRITE)) {
[20d50a1]380 /*
381 * Mapping found in page tables.
382 * Immediately succeed.
383 */
384 return pte;
385 } else {
[e3c762cd]386 int rc;
387
[20d50a1]388 /*
389 * Mapping not found in page tables.
390 * Resort to higher-level page fault handler.
391 */
[2299914]392 page_table_unlock(AS, true);
[567807b1]393 switch (rc = as_page_fault(badvaddr, access, istate)) {
[e3c762cd]394 case AS_PF_OK:
[20d50a1]395 /*
396 * The higher-level page fault handler succeeded,
397 * The mapping ought to be in place.
398 */
[2299914]399 page_table_lock(AS, true);
[ef67bab]400 pte = page_mapping_find(AS, badvaddr);
[0882a9a]401 ASSERT(pte && pte->p);
[c867756e]402 ASSERT(pte->w || access != PF_ACCESS_WRITE);
[20d50a1]403 return pte;
[e3c762cd]404 break;
405 case AS_PF_DEFER:
406 page_table_lock(AS, true);
407 *pfrc = AS_PF_DEFER;
408 return NULL;
409 break;
410 case AS_PF_FAULT:
[2299914]411 page_table_lock(AS, true);
[e3c762cd]412 *pfrc = AS_PF_FAULT;
[2299914]413 return NULL;
[e3c762cd]414 break;
415 default:
[f651e80]416 panic("Unexpected rc (%d).", rc);
[20d50a1]417 }
[2299914]418
[20d50a1]419 }
[38a1a84]420}
421
[91befde0]422void
423tlb_prepare_entry_lo(entry_lo_t *lo, bool g, bool v, bool d, bool cacheable,
424 uintptr_t pfn)
[38a1a84]425{
[8c5e6c7]426 lo->value = 0;
[38a1a84]427 lo->g = g;
428 lo->v = v;
429 lo->d = d;
[0882a9a]430 lo->c = cacheable ? PAGE_CACHEABLE_EXC_WRITE : PAGE_UNCACHED;
[38a1a84]431 lo->pfn = pfn;
[8c5e6c7]432}
433
[edebc15c]434void tlb_prepare_entry_hi(entry_hi_t *hi, asid_t asid, uintptr_t addr)
[8c5e6c7]435{
[2d01bbd]436 hi->value = ALIGN_DOWN(addr, PAGE_SIZE * 2);
[8c5e6c7]437 hi->asid = asid;
[38a1a84]438}
[b00fdde]439
[02055415]440/** Print contents of TLB. */
[b00fdde]441void tlb_print(void)
442{
[0bd4f56d]443 page_mask_t mask;
[02055415]444 entry_lo_t lo0, lo1;
[f9425006]445 entry_hi_t hi, hi_save;
[a0f6a61]446 unsigned int i;
[02055415]447
[f9425006]448 hi_save.value = cp0_entry_hi_read();
[a0f6a61]449
[ccb426c]450 printf("[nr] [asid] [vpn2] [mask] [gvdc] [pfn ]\n");
[a0f6a61]451
[02055415]452 for (i = 0; i < TLB_ENTRY_COUNT; i++) {
453 cp0_index_write(i);
454 tlbr();
455
[0bd4f56d]456 mask.value = cp0_pagemask_read();
[02055415]457 hi.value = cp0_entry_hi_read();
458 lo0.value = cp0_entry_lo0_read();
459 lo1.value = cp0_entry_lo1_read();
460
[ccb426c]461 printf("%-4u %-6u %#6x %#6x %1u%1u%1u%1u %#6x\n",
[91befde0]462 i, hi.asid, hi.vpn2, mask.mask,
463 lo0.g, lo0.v, lo0.d, lo0.c, lo0.pfn);
[ccb426c]464 printf(" %1u%1u%1u%1u %#6x\n",
[91befde0]465 lo1.g, lo1.v, lo1.d, lo1.c, lo1.pfn);
[02055415]466 }
[f9425006]467
468 cp0_entry_hi_write(hi_save.value);
[b00fdde]469}
[a98d2ec]470
[8ad925c]471/** Invalidate all not wired TLB entries. */
[a98d2ec]472void tlb_invalidate_all(void)
473{
[dd14cced]474 ipl_t ipl;
475 entry_lo_t lo0, lo1;
[f9425006]476 entry_hi_t hi_save;
[a98d2ec]477 int i;
478
[f9425006]479 hi_save.value = cp0_entry_hi_read();
[dd14cced]480 ipl = interrupts_disable();
[a98d2ec]481
[8ad925c]482 for (i = TLB_WIRED; i < TLB_ENTRY_COUNT; i++) {
[a98d2ec]483 cp0_index_write(i);
[dd14cced]484 tlbr();
485
486 lo0.value = cp0_entry_lo0_read();
487 lo1.value = cp0_entry_lo1_read();
488
489 lo0.v = 0;
490 lo1.v = 0;
491
492 cp0_entry_lo0_write(lo0.value);
493 cp0_entry_lo1_write(lo1.value);
494
[a98d2ec]495 tlbwi();
496 }
[dd14cced]497
498 interrupts_restore(ipl);
[f9425006]499 cp0_entry_hi_write(hi_save.value);
[a98d2ec]500}
501
502/** Invalidate all TLB entries belonging to specified address space.
503 *
504 * @param asid Address space identifier.
505 */
506void tlb_invalidate_asid(asid_t asid)
507{
[dd14cced]508 ipl_t ipl;
509 entry_lo_t lo0, lo1;
[f9425006]510 entry_hi_t hi, hi_save;
[a98d2ec]511 int i;
512
[dd14cced]513 ASSERT(asid != ASID_INVALID);
514
[f9425006]515 hi_save.value = cp0_entry_hi_read();
[dd14cced]516 ipl = interrupts_disable();
517
[a98d2ec]518 for (i = 0; i < TLB_ENTRY_COUNT; i++) {
519 cp0_index_write(i);
520 tlbr();
521
[dd14cced]522 hi.value = cp0_entry_hi_read();
523
[a98d2ec]524 if (hi.asid == asid) {
[dd14cced]525 lo0.value = cp0_entry_lo0_read();
526 lo1.value = cp0_entry_lo1_read();
527
528 lo0.v = 0;
529 lo1.v = 0;
530
531 cp0_entry_lo0_write(lo0.value);
532 cp0_entry_lo1_write(lo1.value);
533
[a98d2ec]534 tlbwi();
535 }
536 }
[dd14cced]537
538 interrupts_restore(ipl);
[f9425006]539 cp0_entry_hi_write(hi_save.value);
[a98d2ec]540}
541
[91befde0]542/** Invalidate TLB entries for specified page range belonging to specified
543 * address space.
[a98d2ec]544 *
[91befde0]545 * @param asid Address space identifier.
546 * @param page First page whose TLB entry is to be invalidated.
547 * @param cnt Number of entries to invalidate.
[a98d2ec]548 */
[98000fb]549void tlb_invalidate_pages(asid_t asid, uintptr_t page, size_t cnt)
[a98d2ec]550{
[6c441cf8]551 unsigned int i;
[dd14cced]552 ipl_t ipl;
553 entry_lo_t lo0, lo1;
[f9425006]554 entry_hi_t hi, hi_save;
[a98d2ec]555 tlb_index_t index;
[dd14cced]556
557 ASSERT(asid != ASID_INVALID);
558
[f9425006]559 hi_save.value = cp0_entry_hi_read();
[dd14cced]560 ipl = interrupts_disable();
[a98d2ec]561
[6c441cf8]562 for (i = 0; i < cnt + 1; i += 2) {
[4512d7e]563 hi.value = 0;
[edebc15c]564 tlb_prepare_entry_hi(&hi, asid, page + i * PAGE_SIZE);
[4512d7e]565 cp0_entry_hi_write(hi.value);
[dd14cced]566
[4512d7e]567 tlbp();
568 index.value = cp0_index_read();
[a98d2ec]569
[4512d7e]570 if (!index.p) {
[91befde0]571 /*
572 * Entry was found, index register contains valid
573 * index.
574 */
[4512d7e]575 tlbr();
[dd14cced]576
[4512d7e]577 lo0.value = cp0_entry_lo0_read();
578 lo1.value = cp0_entry_lo1_read();
[dd14cced]579
[4512d7e]580 lo0.v = 0;
581 lo1.v = 0;
[dd14cced]582
[4512d7e]583 cp0_entry_lo0_write(lo0.value);
584 cp0_entry_lo1_write(lo1.value);
[dd14cced]585
[4512d7e]586 tlbwi();
587 }
[a98d2ec]588 }
[dd14cced]589
590 interrupts_restore(ipl);
[f9425006]591 cp0_entry_hi_write(hi_save.value);
[a98d2ec]592}
[b45c443]593
[a6dd361]594/** @}
[b45c443]595 */
Note: See TracBrowser for help on using the repository browser.