source: mainline/kernel/arch/mips32/src/mm/frame.c@ e49e234

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since e49e234 was e49e234, checked in by Martin Decky <martin@…>, 16 years ago

kernel memory management revisited (phase 2): map physical memory according to zones

  • ia32: register reserved and ACPI zones
  • pareas are now used only for mapping of present physical memory (hw_area() is gone)
  • firmware zones and physical addresses outside any zones are allowed to be mapped generally
  • fix nasty antient bug in zones_insert_zone()
  • Property mode set to 100644
File size: 6.9 KB
RevLine 
[f761f1eb]1/*
[df4ed85]2 * Copyright (c) 2005 Jakub Jermar
[f761f1eb]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[2a1410d]29/** @addtogroup mips32mm
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[edebc15c]35#include <macros.h>
[f761f1eb]36#include <arch/mm/frame.h>
[edebc15c]37#include <arch/mm/tlb.h>
[6c296a9]38#include <interrupt.h>
[f761f1eb]39#include <mm/frame.h>
[edebc15c]40#include <mm/asid.h>
[84dd253]41#include <config.h>
[edebc15c]42#include <arch/drivers/msim.h>
43#include <arch/drivers/serial.h>
44#include <print.h>
45
[0d387d2]46#define ZERO_PAGE_MASK TLB_PAGE_MASK_256K
[8480714]47#define ZERO_FRAMES 2048
[0d387d2]48#define ZERO_PAGE_WIDTH 18 /* 256K */
[edebc15c]49#define ZERO_PAGE_SIZE (1 << ZERO_PAGE_WIDTH)
50#define ZERO_PAGE_ASID ASID_INVALID
51#define ZERO_PAGE_TLBI 0
52#define ZERO_PAGE_ADDR 0
53#define ZERO_PAGE_OFFSET (ZERO_PAGE_SIZE / sizeof(uint32_t) - 1)
[6c296a9]54#define ZERO_PAGE_VALUE (((volatile uint32_t *) ZERO_PAGE_ADDR)[ZERO_PAGE_OFFSET])
[edebc15c]55
[8480714]56#define ZERO_PAGE_VALUE_KSEG1(frame) (((volatile uint32_t *) (0xa0000000 + (frame << ZERO_PAGE_WIDTH)))[ZERO_PAGE_OFFSET])
57
[edebc15c]58#define MAX_REGIONS 32
59
60typedef struct {
61 pfn_t start;
62 pfn_t count;
63} phys_region_t;
64
65static count_t phys_regions_count = 0;
66static phys_region_t phys_regions[MAX_REGIONS];
67
68
69/** Check whether frame is available
70 *
71 * Returns true if given frame is generally available for use.
72 * Returns false if given frame is used for physical memory
73 * mapped devices and cannot be used.
74 *
75 */
76static bool frame_available(pfn_t frame)
77{
[e94f730]78#ifdef MACHINE_msim
[edebc15c]79 /* MSIM device (dprinter) */
80 if (frame == (KA2PA(MSIM_VIDEORAM) >> ZERO_PAGE_WIDTH))
81 return false;
82
83 /* MSIM device (dkeyboard) */
84 if (frame == (KA2PA(MSIM_KBD_ADDRESS) >> ZERO_PAGE_WIDTH))
85 return false;
[8480714]86#endif
87
[e94f730]88#ifdef MACHINE_simics
[edebc15c]89 /* Simics device (serial line) */
90 if (frame == (KA2PA(SERIAL_ADDRESS) >> ZERO_PAGE_WIDTH))
91 return false;
[8480714]92#endif
93
[e94f730]94#if defined(MACHINE_lgxemul) || defined(MACHINE_bgxemul)
[8480714]95 /* gxemul devices */
96 if (overlaps(frame << ZERO_PAGE_WIDTH, ZERO_PAGE_SIZE,
97 0x10000000, MB2SIZE(256)))
98 return false;
99#endif
[edebc15c]100
101 return true;
102}
103
104
105/** Check whether frame is safe to write
106 *
107 * Returns true if given frame is safe for read/write test.
108 * Returns false if given frame should not be touched.
109 *
110 */
111static bool frame_safe(pfn_t frame)
112{
113 /* Kernel structures */
114 if ((frame << ZERO_PAGE_WIDTH) < KA2PA(config.base))
115 return false;
116
117 /* Kernel */
118 if (overlaps(frame << ZERO_PAGE_WIDTH, ZERO_PAGE_SIZE,
119 KA2PA(config.base), config.kernel_size))
120 return false;
121
122 /* Kernel stack */
123 if (overlaps(frame << ZERO_PAGE_WIDTH, ZERO_PAGE_SIZE,
124 KA2PA(config.stack_base), config.stack_size))
125 return false;
126
127 /* Init tasks */
128 bool safe = true;
129 count_t i;
130 for (i = 0; i < init.cnt; i++)
131 if (overlaps(frame << ZERO_PAGE_WIDTH, ZERO_PAGE_SIZE,
132 KA2PA(init.tasks[i].addr), init.tasks[i].size)) {
133 safe = false;
134 break;
135 }
136
137 return safe;
138}
139
140static void frame_add_region(pfn_t start_frame, pfn_t end_frame)
141{
142 if (end_frame > start_frame) {
143 /* Convert 1M frames to 16K frames */
144 pfn_t first = ADDR2PFN(start_frame << ZERO_PAGE_WIDTH);
[6c296a9]145 pfn_t count = ADDR2PFN((end_frame - start_frame) << ZERO_PAGE_WIDTH);
[edebc15c]146
147 /* Interrupt vector frame is blacklisted */
148 pfn_t conf_frame;
[c32a6f37]149 if (first == 0)
[edebc15c]150 conf_frame = 1;
151 else
152 conf_frame = first;
153
154 zone_create(first, count, conf_frame, 0);
155
156 if (phys_regions_count < MAX_REGIONS) {
157 phys_regions[phys_regions_count].start = first;
158 phys_regions[phys_regions_count].count = count;
159 phys_regions_count++;
160 }
161 }
162}
163
[f761f1eb]164
[939dfd7]165/** Create memory zones
166 *
[c32a6f37]167 * Walk through available 256 KB chunks of physical
[edebc15c]168 * memory and create zones.
169 *
[6c296a9]170 * Note: It is assumed that the TLB is not yet being
171 * used in any way, thus there is no interference.
172 *
[939dfd7]173 */
[f761f1eb]174void frame_arch_init(void)
175{
[6c296a9]176 ipl_t ipl = interrupts_disable();
[edebc15c]177
[6c296a9]178 /* Clear and initialize TLB */
179 cp0_pagemask_write(ZERO_PAGE_MASK);
180 cp0_entry_lo0_write(0);
181 cp0_entry_lo1_write(0);
182 cp0_entry_hi_write(0);
183
184 count_t i;
185 for (i = 0; i < TLB_ENTRY_COUNT; i++) {
186 cp0_index_write(i);
187 tlbwi();
188 }
[edebc15c]189
190 pfn_t start_frame = 0;
191 pfn_t frame;
192 bool avail = true;
193
194 /* Walk through all 1 MB frames */
195 for (frame = 0; frame < ZERO_FRAMES; frame++) {
196 if (!frame_available(frame))
197 avail = false;
198 else {
199 if (frame_safe(frame)) {
200 entry_lo_t lo0;
201 entry_lo_t lo1;
202 entry_hi_t hi;
203 tlb_prepare_entry_lo(&lo0, false, true, true, false, frame << (ZERO_PAGE_WIDTH - 12));
204 tlb_prepare_entry_lo(&lo1, false, false, false, false, 0);
205 tlb_prepare_entry_hi(&hi, ZERO_PAGE_ASID, ZERO_PAGE_ADDR);
206
[6c296a9]207 cp0_pagemask_write(ZERO_PAGE_MASK);
[edebc15c]208 cp0_entry_lo0_write(lo0.value);
209 cp0_entry_lo1_write(lo1.value);
210 cp0_entry_hi_write(hi.value);
[6c296a9]211 cp0_index_write(ZERO_PAGE_TLBI);
[edebc15c]212 tlbwi();
213
214 ZERO_PAGE_VALUE = 0;
215 if (ZERO_PAGE_VALUE != 0)
216 avail = false;
217 else {
218 ZERO_PAGE_VALUE = 0xdeadbeef;
219 if (ZERO_PAGE_VALUE != 0xdeadbeef)
220 avail = false;
[2a1410d]221#if defined(MACHINE_lgxemul) || defined(MACHINE_bgxemul)
[8480714]222 else {
223 ZERO_PAGE_VALUE_KSEG1(frame) = 0xaabbccdd;
224 if (ZERO_PAGE_VALUE_KSEG1(frame) != 0xaabbccdd)
225 avail = false;
226 }
227#endif
[edebc15c]228 }
229 }
230 }
231
232 if (!avail) {
233 frame_add_region(start_frame, frame);
234 start_frame = frame + 1;
235 avail = true;
236 }
[085d973]237 }
[edebc15c]238
[e49e234]239 frame_add_region(start_frame, frame);
[edebc15c]240
[6c296a9]241 /* Blacklist interrupt vector frame */
242 frame_mark_unavailable(0, 1);
243
244 /* Cleanup */
245 cp0_pagemask_write(ZERO_PAGE_MASK);
246 cp0_entry_lo0_write(0);
247 cp0_entry_lo1_write(0);
248 cp0_entry_hi_write(0);
[edebc15c]249 cp0_index_write(ZERO_PAGE_TLBI);
250 tlbwi();
251
[6c296a9]252 interrupts_restore(ipl);
[edebc15c]253}
254
255
256void physmem_print(void)
257{
258 printf("Base Size\n");
259 printf("---------- ----------\n");
260
261 count_t i;
262 for (i = 0; i < phys_regions_count; i++) {
[0d387d2]263 printf("%#010x %10u\n",
[edebc15c]264 PFN2ADDR(phys_regions[i].start), PFN2ADDR(phys_regions[i].count));
265 }
[f761f1eb]266}
[b45c443]267
[a6dd361]268/** @}
[b45c443]269 */
Note: See TracBrowser for help on using the repository browser.