source: mainline/kernel/arch/mips32/src/mips32.c@ 3f69f63d

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 3f69f63d was 3f69f63d, checked in by Jakub Jermar <jakub@…>, 13 years ago

Set the platform name to 'malta'.

  • Property mode set to 100644
File size: 6.8 KB
Line 
1/*
2 * Copyright (c) 2003-2004 Jakub Jermar
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup mips32
30 * @{
31 */
32/** @file
33 */
34
35#include <arch.h>
36#include <typedefs.h>
37#include <errno.h>
38#include <interrupt.h>
39#include <macros.h>
40#include <str.h>
41#include <memstr.h>
42#include <userspace.h>
43#include <console/console.h>
44#include <syscall/syscall.h>
45#include <sysinfo/sysinfo.h>
46#include <arch/debug.h>
47#include <arch/debugger.h>
48#include <arch/drivers/msim.h>
49#include <genarch/fb/fb.h>
50#include <genarch/drivers/dsrln/dsrlnin.h>
51#include <genarch/drivers/dsrln/dsrlnout.h>
52#include <genarch/srln/srln.h>
53
54/* Size of the code jumping to the exception handler code
55 * - J+NOP
56 */
57#define EXCEPTION_JUMP_SIZE 8
58
59#define TLB_EXC ((char *) 0x80000000)
60#define NORM_EXC ((char *) 0x80000180)
61#define CACHE_EXC ((char *) 0x80000100)
62
63
64/* Why the linker moves the variable 64K away in assembler
65 * when not in .text section?
66 */
67
68/* Stack pointer saved when entering user mode */
69uintptr_t supervisor_sp __attribute__ ((section (".text")));
70
71size_t cpu_count = 0;
72
73#if defined(MACHINE_lmalta) || defined(MACHINE_bmalta)
74size_t sdram_size = 0;
75#endif
76
77/** Performs mips32-specific initialization before main_bsp() is called. */
78void arch_pre_main(void *entry __attribute__((unused)), bootinfo_t *bootinfo)
79{
80 init.cnt = min3(bootinfo->cnt, TASKMAP_MAX_RECORDS, CONFIG_INIT_TASKS);
81
82 size_t i;
83 for (i = 0; i < init.cnt; i++) {
84 init.tasks[i].paddr = KA2PA(bootinfo->tasks[i].addr);
85 init.tasks[i].size = bootinfo->tasks[i].size;
86 str_cpy(init.tasks[i].name, CONFIG_TASK_NAME_BUFLEN,
87 bootinfo->tasks[i].name);
88 }
89
90 for (i = 0; i < CPUMAP_MAX_RECORDS; i++) {
91 if ((bootinfo->cpumap & (1 << i)) != 0)
92 cpu_count++;
93 }
94
95#if defined(MACHINE_lmalta) || defined(MACHINE_bmalta)
96 sdram_size = bootinfo->sdram_size;
97#endif
98}
99
100void arch_pre_mm_init(void)
101{
102 /* It is not assumed by default */
103 interrupts_disable();
104
105 /* Initialize dispatch table */
106 exception_init();
107
108 /* Copy the exception vectors to the right places */
109 memcpy(TLB_EXC, (char *) tlb_refill_entry, EXCEPTION_JUMP_SIZE);
110 smc_coherence_block(TLB_EXC, EXCEPTION_JUMP_SIZE);
111 memcpy(NORM_EXC, (char *) exception_entry, EXCEPTION_JUMP_SIZE);
112 smc_coherence_block(NORM_EXC, EXCEPTION_JUMP_SIZE);
113 memcpy(CACHE_EXC, (char *) cache_error_entry, EXCEPTION_JUMP_SIZE);
114 smc_coherence_block(CACHE_EXC, EXCEPTION_JUMP_SIZE);
115
116 /*
117 * Switch to BEV normal level so that exception vectors point to the
118 * kernel. Clear the error level.
119 */
120 cp0_status_write(cp0_status_read() &
121 ~(cp0_status_bev_bootstrap_bit | cp0_status_erl_error_bit));
122
123 /*
124 * Mask all interrupts
125 */
126 cp0_mask_all_int();
127
128 debugger_init();
129}
130
131void arch_post_mm_init(void)
132{
133 interrupt_init();
134
135#ifdef CONFIG_MIPS_PRN
136 outdev_t *dsrlndev = dsrlnout_init((ioport8_t *) MSIM_KBD_ADDRESS);
137 if (dsrlndev)
138 stdout_wire(dsrlndev);
139#endif
140}
141
142void arch_post_cpu_init(void)
143{
144}
145
146void arch_pre_smp_init(void)
147{
148}
149
150void arch_post_smp_init(void)
151{
152 static const char *platform;
153
154 /* Set platform name. */
155#if defined(MACHINE_msim)
156 platform = "msim";
157#endif
158#if defined(MACHINE_lmalta) || defined(MACHINE_bmalta)
159 platform = "malta";
160#endif
161 sysinfo_set_item_data("platform", NULL, (void *) platform,
162 str_size(platform));
163
164#ifdef CONFIG_MIPS_KBD
165 /*
166 * Initialize the msim keyboard port. Then initialize the serial line
167 * module and connect it to the msim keyboard. Enable keyboard
168 * interrupts.
169 */
170 dsrlnin_instance_t *dsrlnin_instance
171 = dsrlnin_init((dsrlnin_t *) MSIM_KBD_ADDRESS, MSIM_KBD_IRQ);
172 if (dsrlnin_instance) {
173 srln_instance_t *srln_instance = srln_init();
174 if (srln_instance) {
175 indev_t *sink = stdin_wire();
176 indev_t *srln = srln_wire(srln_instance, sink);
177 dsrlnin_wire(dsrlnin_instance, srln);
178 cp0_unmask_int(MSIM_KBD_IRQ);
179 }
180 }
181
182 /*
183 * This is the necessary evil until the userspace driver is entirely
184 * self-sufficient.
185 */
186 sysinfo_set_item_val("kbd", NULL, true);
187 sysinfo_set_item_val("kbd.inr", NULL, MSIM_KBD_IRQ);
188 sysinfo_set_item_val("kbd.address.physical", NULL,
189 PA2KA(MSIM_KBD_ADDRESS));
190#endif
191}
192
193void calibrate_delay_loop(void)
194{
195}
196
197void userspace(uspace_arg_t *kernel_uarg)
198{
199 /* EXL = 1, UM = 1, IE = 1 */
200 cp0_status_write(cp0_status_read() | (cp0_status_exl_exception_bit |
201 cp0_status_um_bit | cp0_status_ie_enabled_bit));
202 cp0_epc_write((uintptr_t) kernel_uarg->uspace_entry);
203 userspace_asm(((uintptr_t) kernel_uarg->uspace_stack +
204 kernel_uarg->uspace_stack_size),
205 (uintptr_t) kernel_uarg->uspace_uarg,
206 (uintptr_t) kernel_uarg->uspace_entry);
207
208 while (1);
209}
210
211/** Perform mips32 specific tasks needed before the new task is run. */
212void before_task_runs_arch(void)
213{
214}
215
216/** Perform mips32 specific tasks needed before the new thread is scheduled. */
217void before_thread_runs_arch(void)
218{
219 supervisor_sp =
220 (uintptr_t) &THREAD->kstack[STACK_SIZE - SP_DELTA];
221}
222
223void after_thread_ran_arch(void)
224{
225}
226
227/** Set thread-local-storage pointer
228 *
229 * We have it currently in K1, it is
230 * possible to have it separately in the future.
231 */
232sysarg_t sys_tls_set(uintptr_t addr)
233{
234 return EOK;
235}
236
237void arch_reboot(void)
238{
239 ___halt();
240 while (1);
241}
242
243/** Construct function pointer
244 *
245 * @param fptr function pointer structure
246 * @param addr function address
247 * @param caller calling function address
248 *
249 * @return address of the function pointer
250 *
251 */
252void *arch_construct_function(fncptr_t *fptr, void *addr, void *caller)
253{
254 return addr;
255}
256
257void irq_initialize_arch(irq_t *irq)
258{
259 (void) irq;
260}
261
262/** @}
263 */
Note: See TracBrowser for help on using the repository browser.