source: mainline/kernel/arch/mips32/src/mips32.c@ b44939b

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since b44939b was 06e1e95, checked in by Jakub Jermar <jakub@…>, 19 years ago

C99 compliant header guards (hopefully) everywhere in the kernel.
Formatting and indentation changes.
Small improvements in sparc64.

  • Property mode set to 100644
File size: 4.7 KB
RevLine 
[f761f1eb]1/*
[178ec7b]2 * Copyright (C) 2003-2004 Jakub Jermar
[f761f1eb]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[d227101]29/** @addtogroup mips32
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[f761f1eb]35#include <arch.h>
[971cf31f]36#include <arch/boot.h>
[f761f1eb]37#include <arch/cp0.h>
38#include <arch/exception.h>
[2bd4fdf]39#include <arch/asm.h>
[20d50a1]40#include <mm/as.h>
[973be64e]41
[2bd4fdf]42#include <userspace.h>
[38de8a5]43#include <arch/console.h>
[ffc277e]44#include <memstr.h>
[1084a784]45#include <proc/thread.h>
[0f250f9]46#include <proc/uarg.h>
[a1493d9]47#include <print.h>
[281b607]48#include <syscall/syscall.h>
[06a583e]49#include <sysinfo/sysinfo.h>
[a1493d9]50
[973be64e]51#include <arch/interrupt.h>
52#include <arch/drivers/arc.h>
53#include <console/chardev.h>
[5bb8e45]54#include <arch/debugger.h>
[bd55bbb]55#include <genarch/fb/fb.h>
[d227101]56#include <macros.h>
[973be64e]57
58#include <arch/asm/regname.h>
59
[ffc277e]60/* Size of the code jumping to the exception handler code
61 * - J+NOP
62 */
63#define EXCEPTION_JUMP_SIZE 8
64
65#define TLB_EXC ((char *) 0x80000000)
66#define NORM_EXC ((char *) 0x80000180)
67#define CACHE_EXC ((char *) 0x80000100)
68
[8449000]69
70/* Why the linker moves the variable 64K away in assembler
71 * when not in .text section ????????
72 */
[7f1c620]73uintptr_t supervisor_sp __attribute__ ((section (".text")));
[8449000]74/* Stack pointer saved when entering user mode */
75/* TODO: How do we do it on SMP system???? */
76bootinfo_t bootinfo __attribute__ ((section (".text")));
[971cf31f]77
[12c7f27]78void arch_pre_main(void)
79{
80 /* Setup usermode */
[971cf31f]81 init.cnt = bootinfo.cnt;
82
[7f1c620]83 uint32_t i;
[971cf31f]84
85 for (i = 0; i < bootinfo.cnt; i++) {
86 init.tasks[i].addr = bootinfo.tasks[i].addr;
87 init.tasks[i].size = bootinfo.tasks[i].size;
88 }
[12c7f27]89}
90
[f07bba5]91void arch_pre_mm_init(void)
[f761f1eb]92{
[24241cf]93 /* It is not assumed by default */
[22f7769]94 interrupts_disable();
[973be64e]95
96 /* Initialize dispatch table */
[7a8c866a]97 exception_init();
[939dfd7]98 arc_init();
[3156582]99
[ffc277e]100 /* Copy the exception vectors to the right places */
101 memcpy(TLB_EXC, (char *)tlb_refill_entry, EXCEPTION_JUMP_SIZE);
102 memcpy(NORM_EXC, (char *)exception_entry, EXCEPTION_JUMP_SIZE);
103 memcpy(CACHE_EXC, (char *)cache_error_entry, EXCEPTION_JUMP_SIZE);
104
[d6e5cbc]105 interrupt_init();
[f761f1eb]106 /*
107 * Switch to BEV normal level so that exception vectors point to the kernel.
108 * Clear the error level.
109 */
110 cp0_status_write(cp0_status_read() & ~(cp0_status_bev_bootstrap_bit|cp0_status_erl_error_bit));
[76cec1e]111
[24241cf]112 /*
113 * Mask all interrupts
114 */
115 cp0_mask_all_int();
[d6e5cbc]116
[f761f1eb]117 /*
118 * Unmask hardware clock interrupt.
119 */
[a7fdfe1]120 cp0_unmask_int(TIMER_IRQ);
[76cec1e]121
[38de8a5]122 console_init();
[5bb8e45]123 debugger_init();
[f761f1eb]124}
[7eade45]125
126void arch_post_mm_init(void)
127{
[bd55bbb]128#ifdef CONFIG_FB
[b4fa652]129 fb_init(0x12000000, 640, 480, 24, 1920, false); // gxemul framebuffer
[bd55bbb]130#endif
[8449000]131 sysinfo_set_item_val("machine." STRING(MACHINE),NULL,1);
[7eade45]132}
[babcb148]133
[7453929]134void arch_pre_smp_init(void)
135{
136}
137
138void arch_post_smp_init(void)
[babcb148]139{
140}
[2bd4fdf]141
[0f250f9]142void userspace(uspace_arg_t *kernel_uarg)
[2bd4fdf]143{
144 /* EXL=1, UM=1, IE=1 */
145 cp0_status_write(cp0_status_read() | (cp0_status_exl_exception_bit |
146 cp0_status_um_bit |
147 cp0_status_ie_enabled_bit));
[7f1c620]148 cp0_epc_write((uintptr_t) kernel_uarg->uspace_entry);
149 userspace_asm(((uintptr_t) kernel_uarg->uspace_stack+PAGE_SIZE),
150 (uintptr_t) kernel_uarg->uspace_uarg,
151 (uintptr_t) kernel_uarg->uspace_entry);
[2bd4fdf]152 while (1)
153 ;
154}
155
[39cea6a]156/** Perform mips32 specific tasks needed before the new task is run. */
157void before_task_runs_arch(void)
158{
159}
160
161/** Perform mips32 specific tasks needed before the new thread is scheduled. */
[2bd4fdf]162void before_thread_runs_arch(void)
163{
[7f1c620]164 supervisor_sp = (uintptr_t) &THREAD->kstack[THREAD_STACK_SIZE-SP_DELTA];
[2bd4fdf]165}
[97f1691]166
167void after_thread_ran_arch(void)
168{
169}
[281b607]170
[e1be3b6]171/** Set thread-local-storage pointer
[281b607]172 *
173 * We have it currently in K1, it is
174 * possible to have it separately in the future.
175 */
[7f1c620]176unative_t sys_tls_set(unative_t addr)
[281b607]177{
178 return 0;
179}
[41d33ac]180
[d227101]181/** @}
[b45c443]182 */
Note: See TracBrowser for help on using the repository browser.