source: mainline/kernel/arch/mips32/src/mips32.c@ 52c60b6

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 52c60b6 was 4872160, checked in by Martin Decky <martin@…>, 16 years ago

new boot infrastructure

  • more code and metadata unification
  • import of up-to-date implementations from the kernel
  • the boot loaders should behave more similarly on all platforms
  • support for deflate compressed (LZ77) boot components
    • this again allows feasible boot images to be created on mips32
  • IA64 is still not booting
    • the broken forked GNU EFI library has been removed, a replacement of the functionality is on its way
  • Property mode set to 100644
File size: 6.8 KB
RevLine 
[f761f1eb]1/*
[df4ed85]2 * Copyright (c) 2003-2004 Jakub Jermar
[f761f1eb]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[d227101]29/** @addtogroup mips32
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[f761f1eb]35#include <arch.h>
36#include <arch/cp0.h>
37#include <arch/exception.h>
[20d50a1]38#include <mm/as.h>
[2bd4fdf]39#include <userspace.h>
[ffc277e]40#include <memstr.h>
[1084a784]41#include <proc/thread.h>
[0f250f9]42#include <proc/uarg.h>
[a1493d9]43#include <print.h>
[c2417bc]44#include <console/console.h>
[281b607]45#include <syscall/syscall.h>
[06a583e]46#include <sysinfo/sysinfo.h>
[973be64e]47#include <arch/interrupt.h>
[3a2f8aa]48#include <interrupt.h>
[973be64e]49#include <console/chardev.h>
[c7511ec]50#include <arch/barrier.h>
[5bb8e45]51#include <arch/debugger.h>
[bd55bbb]52#include <genarch/fb/fb.h>
[2bc137c2]53#include <genarch/fb/visuals.h>
[1410f35]54#include <genarch/drivers/dsrln/dsrlnin.h>
55#include <genarch/drivers/dsrln/dsrlnout.h>
56#include <genarch/srln/srln.h>
[d227101]57#include <macros.h>
[89b1b64]58#include <config.h>
[19f857a]59#include <str.h>
[1515522]60#include <arch/drivers/msim.h>
[973be64e]61#include <arch/asm/regname.h>
62
[96e0748d]63/* Size of the code jumping to the exception handler code
64 * - J+NOP
[ffc277e]65 */
[96e0748d]66#define EXCEPTION_JUMP_SIZE 8
[ffc277e]67
[96e0748d]68#define TLB_EXC ((char *) 0x80000000)
69#define NORM_EXC ((char *) 0x80000180)
70#define CACHE_EXC ((char *) 0x80000100)
[ffc277e]71
[8449000]72
73/* Why the linker moves the variable 64K away in assembler
[96e0748d]74 * when not in .text section?
[8449000]75 */
[96e0748d]76
[8449000]77/* Stack pointer saved when entering user mode */
[96e0748d]78uintptr_t supervisor_sp __attribute__ ((section (".text")));
[971cf31f]79
[98000fb]80size_t cpu_count = 0;
[96e0748d]81
[06f96234]82/** Performs mips32-specific initialization before main_bsp() is called. */
[96e0748d]83void arch_pre_main(void *entry __attribute__((unused)), bootinfo_t *bootinfo)
[12c7f27]84{
[4872160]85 init.cnt = min3(bootinfo->cnt, TASKMAP_MAX_RECORDS, CONFIG_INIT_TASKS);
[971cf31f]86
[98000fb]87 size_t i;
[4872160]88 for (i = 0; i < init.cnt; i++) {
89 init.tasks[i].addr = (uintptr_t) bootinfo->tasks[i].addr;
[96e0748d]90 init.tasks[i].size = bootinfo->tasks[i].size;
[f4b1535]91 str_cpy(init.tasks[i].name, CONFIG_TASK_NAME_BUFLEN,
92 bootinfo->tasks[i].name);
[96e0748d]93 }
[971cf31f]94
[96e0748d]95 for (i = 0; i < CPUMAP_MAX_RECORDS; i++) {
96 if ((bootinfo->cpumap & (1 << i)) != 0)
97 cpu_count++;
[971cf31f]98 }
[12c7f27]99}
100
[f07bba5]101void arch_pre_mm_init(void)
[f761f1eb]102{
[24241cf]103 /* It is not assumed by default */
[22f7769]104 interrupts_disable();
[973be64e]105
106 /* Initialize dispatch table */
[7a8c866a]107 exception_init();
[3156582]108
[ffc277e]109 /* Copy the exception vectors to the right places */
[7688b5d]110 memcpy(TLB_EXC, (char *) tlb_refill_entry, EXCEPTION_JUMP_SIZE);
[c7511ec]111 smc_coherence_block(TLB_EXC, EXCEPTION_JUMP_SIZE);
[7688b5d]112 memcpy(NORM_EXC, (char *) exception_entry, EXCEPTION_JUMP_SIZE);
[c7511ec]113 smc_coherence_block(NORM_EXC, EXCEPTION_JUMP_SIZE);
[7688b5d]114 memcpy(CACHE_EXC, (char *) cache_error_entry, EXCEPTION_JUMP_SIZE);
[c7511ec]115 smc_coherence_block(CACHE_EXC, EXCEPTION_JUMP_SIZE);
[7688b5d]116
[f761f1eb]117 /*
[c7511ec]118 * Switch to BEV normal level so that exception vectors point to the
119 * kernel. Clear the error level.
[f761f1eb]120 */
[c7511ec]121 cp0_status_write(cp0_status_read() &
122 ~(cp0_status_bev_bootstrap_bit | cp0_status_erl_error_bit));
[6da1013f]123
124 /*
125 * Mask all interrupts
[24241cf]126 */
127 cp0_mask_all_int();
[6da1013f]128
[5bb8e45]129 debugger_init();
[f761f1eb]130}
[7eade45]131
132void arch_post_mm_init(void)
133{
[7688b5d]134 interrupt_init();
[1410f35]135
[bd55bbb]136#ifdef CONFIG_FB
[c7511ec]137 /* GXemul framebuffer */
[965dc18]138 fb_properties_t gxemul_prop = {
139 .addr = 0x12000000,
140 .offset = 0,
141 .x = 640,
142 .y = 480,
143 .scan = 1920,
[30885b9]144 .visual = VISUAL_RGB_8_8_8,
[965dc18]145 };
[a71c158]146
147 outdev_t *fbdev = fb_init(&gxemul_prop);
148 if (fbdev)
149 stdout_wire(fbdev);
150#endif
151
[1410f35]152#ifdef CONFIG_MIPS_PRN
[a71c158]153 outdev_t *dsrlndev = dsrlnout_init((ioport8_t *) MSIM_KBD_ADDRESS);
154 if (dsrlndev)
155 stdout_wire(dsrlndev);
156#endif
[7eade45]157}
[babcb148]158
[26678e5]159void arch_post_cpu_init(void)
160{
161}
162
[7453929]163void arch_pre_smp_init(void)
164{
165}
166
167void arch_post_smp_init(void)
[babcb148]168{
[1410f35]169#ifdef CONFIG_MIPS_KBD
170 /*
171 * Initialize the msim/GXemul keyboard port. Then initialize the serial line
172 * module and connect it to the msim/GXemul keyboard. Enable keyboard interrupts.
173 */
[c2417bc]174 dsrlnin_instance_t *dsrlnin_instance
175 = dsrlnin_init((dsrlnin_t *) MSIM_KBD_ADDRESS, MSIM_KBD_IRQ);
176 if (dsrlnin_instance) {
177 srln_instance_t *srln_instance = srln_init();
178 if (srln_instance) {
179 indev_t *sink = stdin_wire();
180 indev_t *srln = srln_wire(srln_instance, sink);
181 dsrlnin_wire(dsrlnin_instance, srln);
182 cp0_unmask_int(MSIM_KBD_IRQ);
183 }
[1410f35]184 }
185
186 /*
187 * This is the necessary evil until the userspace driver is entirely
188 * self-sufficient.
189 */
190 sysinfo_set_item_val("kbd", NULL, true);
191 sysinfo_set_item_val("kbd.inr", NULL, MSIM_KBD_IRQ);
192 sysinfo_set_item_val("kbd.address.virtual", NULL, MSIM_KBD_ADDRESS);
193#endif
[babcb148]194}
[2bd4fdf]195
[7f341820]196void calibrate_delay_loop(void)
197{
198}
199
[0f250f9]200void userspace(uspace_arg_t *kernel_uarg)
[2bd4fdf]201{
[b5ed4f8]202 /* EXL = 1, UM = 1, IE = 1 */
[2bd4fdf]203 cp0_status_write(cp0_status_read() | (cp0_status_exl_exception_bit |
[c7511ec]204 cp0_status_um_bit | cp0_status_ie_enabled_bit));
[7f1c620]205 cp0_epc_write((uintptr_t) kernel_uarg->uspace_entry);
[b5ed4f8]206 userspace_asm(((uintptr_t) kernel_uarg->uspace_stack + PAGE_SIZE),
[c7511ec]207 (uintptr_t) kernel_uarg->uspace_uarg,
208 (uintptr_t) kernel_uarg->uspace_entry);
[b5ed4f8]209
[6da1013f]210 while (1);
[2bd4fdf]211}
212
[39cea6a]213/** Perform mips32 specific tasks needed before the new task is run. */
214void before_task_runs_arch(void)
215{
216}
217
218/** Perform mips32 specific tasks needed before the new thread is scheduled. */
[2bd4fdf]219void before_thread_runs_arch(void)
220{
[c7511ec]221 supervisor_sp = (uintptr_t) &THREAD->kstack[THREAD_STACK_SIZE -
222 SP_DELTA];
[2bd4fdf]223}
[97f1691]224
225void after_thread_ran_arch(void)
226{
227}
[281b607]228
[e1be3b6]229/** Set thread-local-storage pointer
[281b607]230 *
231 * We have it currently in K1, it is
232 * possible to have it separately in the future.
233 */
[7f1c620]234unative_t sys_tls_set(unative_t addr)
[281b607]235{
236 return 0;
237}
[41d33ac]238
[f74bbaf]239void arch_reboot(void)
240{
[edebc15c]241 ___halt();
[6da1013f]242 while (1);
243}
244
245/** Construct function pointer
246 *
247 * @param fptr function pointer structure
248 * @param addr function address
249 * @param caller calling function address
250 *
251 * @return address of the function pointer
252 *
253 */
254void *arch_construct_function(fncptr_t *fptr, void *addr, void *caller)
255{
256 return addr;
[f74bbaf]257}
258
[3a2f8aa]259void irq_initialize_arch(irq_t *irq)
260{
261 (void) irq;
262}
263
[d227101]264/** @}
[b45c443]265 */
Note: See TracBrowser for help on using the repository browser.