source: mainline/kernel/arch/mips32/src/mips32.c@ 0af7a09

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 0af7a09 was 2bc137c2, checked in by Martin Decky <martin@…>, 19 years ago

make framebuffer code more generic

  • Property mode set to 100644
File size: 4.8 KB
RevLine 
[f761f1eb]1/*
[178ec7b]2 * Copyright (C) 2003-2004 Jakub Jermar
[f761f1eb]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[d227101]29/** @addtogroup mips32
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[f761f1eb]35#include <arch.h>
[971cf31f]36#include <arch/boot.h>
[f761f1eb]37#include <arch/cp0.h>
38#include <arch/exception.h>
[2bd4fdf]39#include <arch/asm.h>
[20d50a1]40#include <mm/as.h>
[973be64e]41
[2bd4fdf]42#include <userspace.h>
[38de8a5]43#include <arch/console.h>
[ffc277e]44#include <memstr.h>
[1084a784]45#include <proc/thread.h>
[0f250f9]46#include <proc/uarg.h>
[a1493d9]47#include <print.h>
[281b607]48#include <syscall/syscall.h>
[06a583e]49#include <sysinfo/sysinfo.h>
[a1493d9]50
[973be64e]51#include <arch/interrupt.h>
52#include <arch/drivers/arc.h>
53#include <console/chardev.h>
[5bb8e45]54#include <arch/debugger.h>
[bd55bbb]55#include <genarch/fb/fb.h>
[2bc137c2]56#include <genarch/fb/visuals.h>
[d227101]57#include <macros.h>
[7688b5d]58#include <ddi/device.h>
[973be64e]59
60#include <arch/asm/regname.h>
61
[ffc277e]62/* Size of the code jumping to the exception handler code
63 * - J+NOP
64 */
65#define EXCEPTION_JUMP_SIZE 8
66
67#define TLB_EXC ((char *) 0x80000000)
68#define NORM_EXC ((char *) 0x80000180)
69#define CACHE_EXC ((char *) 0x80000100)
70
[8449000]71
72/* Why the linker moves the variable 64K away in assembler
73 * when not in .text section ????????
74 */
[7f1c620]75uintptr_t supervisor_sp __attribute__ ((section (".text")));
[8449000]76/* Stack pointer saved when entering user mode */
77/* TODO: How do we do it on SMP system???? */
78bootinfo_t bootinfo __attribute__ ((section (".text")));
[971cf31f]79
[12c7f27]80void arch_pre_main(void)
81{
82 /* Setup usermode */
[971cf31f]83 init.cnt = bootinfo.cnt;
84
[7f1c620]85 uint32_t i;
[971cf31f]86
87 for (i = 0; i < bootinfo.cnt; i++) {
88 init.tasks[i].addr = bootinfo.tasks[i].addr;
89 init.tasks[i].size = bootinfo.tasks[i].size;
90 }
[12c7f27]91}
92
[f07bba5]93void arch_pre_mm_init(void)
[f761f1eb]94{
[24241cf]95 /* It is not assumed by default */
[22f7769]96 interrupts_disable();
[973be64e]97
98 /* Initialize dispatch table */
[7a8c866a]99 exception_init();
[939dfd7]100 arc_init();
[3156582]101
[ffc277e]102 /* Copy the exception vectors to the right places */
[7688b5d]103 memcpy(TLB_EXC, (char *) tlb_refill_entry, EXCEPTION_JUMP_SIZE);
104 memcpy(NORM_EXC, (char *) exception_entry, EXCEPTION_JUMP_SIZE);
105 memcpy(CACHE_EXC, (char *) cache_error_entry, EXCEPTION_JUMP_SIZE);
106
[f761f1eb]107 /*
108 * Switch to BEV normal level so that exception vectors point to the kernel.
109 * Clear the error level.
110 */
111 cp0_status_write(cp0_status_read() & ~(cp0_status_bev_bootstrap_bit|cp0_status_erl_error_bit));
[76cec1e]112
[24241cf]113 /*
114 * Mask all interrupts
115 */
116 cp0_mask_all_int();
[7688b5d]117
[5bb8e45]118 debugger_init();
[f761f1eb]119}
[7eade45]120
121void arch_post_mm_init(void)
122{
[7688b5d]123 interrupt_init();
124 console_init(device_assign_devno());
[bd55bbb]125#ifdef CONFIG_FB
[2bc137c2]126 fb_init(0x12000000, 640, 480, 1920, VISUAL_RGB_8_8_8); // gxemul framebuffer
[bd55bbb]127#endif
[7688b5d]128 sysinfo_set_item_val("machine." STRING(MACHINE), NULL, 1);
[7eade45]129}
[babcb148]130
[26678e5]131void arch_post_cpu_init(void)
132{
133}
134
[7453929]135void arch_pre_smp_init(void)
136{
137}
138
139void arch_post_smp_init(void)
[babcb148]140{
141}
[2bd4fdf]142
[0f250f9]143void userspace(uspace_arg_t *kernel_uarg)
[2bd4fdf]144{
145 /* EXL=1, UM=1, IE=1 */
146 cp0_status_write(cp0_status_read() | (cp0_status_exl_exception_bit |
147 cp0_status_um_bit |
148 cp0_status_ie_enabled_bit));
[7f1c620]149 cp0_epc_write((uintptr_t) kernel_uarg->uspace_entry);
150 userspace_asm(((uintptr_t) kernel_uarg->uspace_stack+PAGE_SIZE),
151 (uintptr_t) kernel_uarg->uspace_uarg,
152 (uintptr_t) kernel_uarg->uspace_entry);
[2bd4fdf]153 while (1)
154 ;
155}
156
[39cea6a]157/** Perform mips32 specific tasks needed before the new task is run. */
158void before_task_runs_arch(void)
159{
160}
161
162/** Perform mips32 specific tasks needed before the new thread is scheduled. */
[2bd4fdf]163void before_thread_runs_arch(void)
164{
[7f1c620]165 supervisor_sp = (uintptr_t) &THREAD->kstack[THREAD_STACK_SIZE-SP_DELTA];
[2bd4fdf]166}
[97f1691]167
168void after_thread_ran_arch(void)
169{
170}
[281b607]171
[e1be3b6]172/** Set thread-local-storage pointer
[281b607]173 *
174 * We have it currently in K1, it is
175 * possible to have it separately in the future.
176 */
[7f1c620]177unative_t sys_tls_set(unative_t addr)
[281b607]178{
179 return 0;
180}
[41d33ac]181
[d227101]182/** @}
[b45c443]183 */
Note: See TracBrowser for help on using the repository browser.