source: mainline/kernel/arch/mips32/src/interrupt.c@ 7633928c

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 7633928c was 7633928c, checked in by Jakub Jermar <jakub@…>, 13 years ago

#ifdef parts applicable only to msim.

  • Property mode set to 100644
File size: 4.7 KB
Line 
1/*
2 * Copyright (c) 2003-2004 Jakub Jermar
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup mips32interrupt
30 * @{
31 */
32/** @file
33 */
34
35#include <interrupt.h>
36#include <arch/interrupt.h>
37#include <typedefs.h>
38#include <arch.h>
39#include <arch/cp0.h>
40#include <arch/smp/dorder.h>
41#include <time/clock.h>
42#include <ipc/sysipc.h>
43#include <ddi/device.h>
44
45#define IRQ_COUNT 8
46#define TIMER_IRQ 7
47
48#ifdef MACHINE_msim
49#define DORDER_IRQ 5
50#endif
51
52function virtual_timer_fnc = NULL;
53static irq_t timer_irq;
54
55#ifdef MACHINE_msim
56static irq_t dorder_irq;
57#endif
58
59// TODO: This is SMP unsafe!!!
60
61uint32_t count_hi = 0;
62static unsigned long nextcount;
63static unsigned long lastcount;
64
65/** Disable interrupts.
66 *
67 * @return Old interrupt priority level.
68 */
69ipl_t interrupts_disable(void)
70{
71 ipl_t ipl = (ipl_t) cp0_status_read();
72 cp0_status_write(ipl & ~cp0_status_ie_enabled_bit);
73 return ipl;
74}
75
76/** Enable interrupts.
77 *
78 * @return Old interrupt priority level.
79 */
80ipl_t interrupts_enable(void)
81{
82 ipl_t ipl = (ipl_t) cp0_status_read();
83 cp0_status_write(ipl | cp0_status_ie_enabled_bit);
84 return ipl;
85}
86
87/** Restore interrupt priority level.
88 *
89 * @param ipl Saved interrupt priority level.
90 */
91void interrupts_restore(ipl_t ipl)
92{
93 cp0_status_write(cp0_status_read() | (ipl & cp0_status_ie_enabled_bit));
94}
95
96/** Read interrupt priority level.
97 *
98 * @return Current interrupt priority level.
99 */
100ipl_t interrupts_read(void)
101{
102 return cp0_status_read();
103}
104
105/** Check interrupts state.
106 *
107 * @return True if interrupts are disabled.
108 *
109 */
110bool interrupts_disabled(void)
111{
112 return !(cp0_status_read() & cp0_status_ie_enabled_bit);
113}
114
115/** Start hardware clock
116 *
117 */
118static void timer_start(void)
119{
120 lastcount = cp0_count_read();
121 nextcount = cp0_compare_value + cp0_count_read();
122 cp0_compare_write(nextcount);
123}
124
125static irq_ownership_t timer_claim(irq_t *irq)
126{
127 return IRQ_ACCEPT;
128}
129
130static void timer_irq_handler(irq_t *irq)
131{
132 if (cp0_count_read() < lastcount)
133 /* Count overflow detected */
134 count_hi++;
135
136 lastcount = cp0_count_read();
137
138 unsigned long drift = cp0_count_read() - nextcount;
139 while (drift > cp0_compare_value) {
140 drift -= cp0_compare_value;
141 CPU->missed_clock_ticks++;
142 }
143
144 nextcount = cp0_count_read() + cp0_compare_value - drift;
145 cp0_compare_write(nextcount);
146
147 /*
148 * We are holding a lock which prevents preemption.
149 * Release the lock, call clock() and reacquire the lock again.
150 */
151 irq_spinlock_unlock(&irq->lock, false);
152 clock();
153 irq_spinlock_lock(&irq->lock, false);
154
155 if (virtual_timer_fnc != NULL)
156 virtual_timer_fnc();
157}
158
159#ifdef MACHINE_msim
160static irq_ownership_t dorder_claim(irq_t *irq)
161{
162 return IRQ_ACCEPT;
163}
164
165static void dorder_irq_handler(irq_t *irq)
166{
167 dorder_ipi_ack(1 << dorder_cpuid());
168}
169#endif
170
171/* Initialize basic tables for exception dispatching */
172void interrupt_init(void)
173{
174 irq_init(IRQ_COUNT, IRQ_COUNT);
175
176 irq_initialize(&timer_irq);
177 timer_irq.devno = device_assign_devno();
178 timer_irq.inr = TIMER_IRQ;
179 timer_irq.claim = timer_claim;
180 timer_irq.handler = timer_irq_handler;
181 irq_register(&timer_irq);
182
183 timer_start();
184 cp0_unmask_int(TIMER_IRQ);
185
186#ifdef MACHINE_msim
187 irq_initialize(&dorder_irq);
188 dorder_irq.devno = device_assign_devno();
189 dorder_irq.inr = DORDER_IRQ;
190 dorder_irq.claim = dorder_claim;
191 dorder_irq.handler = dorder_irq_handler;
192 irq_register(&dorder_irq);
193
194 cp0_unmask_int(DORDER_IRQ);
195#endif
196}
197
198/** @}
199 */
Note: See TracBrowser for help on using the repository browser.